2 Revision History
This data manual revision history highlights the technical changes made to the SPNS165A device-specific data manual to make it an SPNS165B revision.
Scope: Applicable updates to the Hercules™ TMS570 MCU device family, specifically relating to the TMS570LS31x4/21x4 devices, which are now in the production data (PD) stage of development have been incorporated.
Changes from October 1, 2013 to May 15, 2015 (from A Revision (September 2013) to B Revision)
-
Section 1 (Device Overview): Updated/Changed section title Go
-
Updated/Changed the N2HET featureGo
-
Section 1.3(Description): Corrected DMA description, 32 peripheral requests, not 32 control packetsGo
-
(Device Information): Added tableGo
-
Added Section 3, Device ComparisonGo
-
Section 4 (Terminal Configuration and Functions): Updated/Changed section titleGo
-
Table 4-2 (PGE Enhanced Next Generation High-End Timer Modules (N2HET1, N2HET2)): Updated/Changed N2HET1 time input capture or output compare pin descriptionGo
-
Table 4-2: Added N2HET1_PIN_nDIS signal DESCRIPTIONGo
-
Table 4-2: Updated/Changed N2HET2 time input capture or output compare pin descriptionGo
-
Table 4-2: Added N2HET2_PIN_nDIS signal DESCRIPTIONGo
-
Table 4-3: Added table note describing limits on pin 55 when configured as GIOB[2] Go
-
Table 4-12 (PGE Test and Debug Modules Interface): Updated/Changed TEST pin descriptionGo
-
Table 4-18 (ZWT Enhanced Next Generation High-End Timer (N2HET) Modules): Updated/Changed N2HET1 time input capture or output compare pin descriptionGo
-
Table 4-18: Added alternate terminals for N2HET1 pins 17, 19, 21, 23, 25, 27, 29 and 31Go
-
Table 4-18: Added N2HET1_PIN_nDIS signal DESCRIPTIONGo
-
Table 4-18: Updated/Changed N2HET2 time input capture or output compare pin descriptionGo
-
Table 4-18: Added N2HET2_PIN_nDIS signal DESCRIPTIONGo
-
Table 4-19: Updated description about using GIOB[2] on ball V10Go
-
Table 4-26 (External Memory Interface (EMIF)): Global: Deleted EMIF_RNW pin function.Go
-
Table 4-32 (ZWT Test and Debug Modules Interface): Updated/Changed TEST pin descriptionGo
-
Table 4-34: Changed six BGA balls from NC to ReservedGo
-
Section 5 (Specifications): Updated/Changed section titleGo
-
Section 5.1 (Absolute Maximum Ratings): Reformatted tableGo
-
Section 5.1 (Absolute Maximum Ratings): Updated/Changed VCCAD supply voltage range MAX value from "5.5" to "6.25" VGo
-
Section 5.1: Updated/Changed ADC input pins input voltage range MAX value from "5.5" to "6.25" VGo
-
Section 5.2 (ESD Ratings): Added table (new)Go
-
Section 5.3 (Power-On Hours (POH)): Added table (new)Go
-
Table 5-1 (Clock Domain Timing Specifications): Added VCLK, VCLK2, VCLK3, VCLKA1 frequency limitsGo
-
Section 5.8 (Input/Output Electrical Characteristics): Updated/Changed Input Clamp Current from IIC to IIKGo
-
Section 5.9 (Thermal Resistance Characteristics): Moved section and updated/changed subsection title.Go
-
Table 5-2 (Thermal Resistance Characteristics (PGE Package)): Added test conditions and added ΨJT row for PGE packageGo
-
Table 5-3 (Thermal Resistance Characteristics (ZWT Package)): Added test conditions and added ΨJT row for ZWT packageGo
-
Clarified impact of SPI2PC9 register on drive strength of SPI2SOMI pin Go
-
Updated/Changed the MIN value of tv(RST) to 2256tc(OSC) ns Go
-
Section 6.5.1: Added Quantity of Breakpoints and Watchpoints Go
-
Section 6.6.1 (Clock Sources): Added Table 6-8, Available Clock Source cross-referencesGo
-
Section 6.6.1.1 (Main Oscillator): Added Figure 6-4, Recommended Crystal/Clock Connection cross-referenceGo
-
Table 6-13 (Clock Domain Descriptions): Added missing "1" to the VCLKACON clock source selection register name for VCLKA3 rowGo
-
Section 6.9.1 (Memory Map Diagram): Added additional device-specific memory mapGo
-
Table 6-20 (Device Memory Map): Corrected size of bank 7 OTP and bank 7 OTP ECCGo
-
Figure 6-12 (TCRAM Block Diagram): Updated/Changed figure, deleted A TCMGo
-
Table 6-25 (PBIST RAM Grouping): Added table footnotes identifying the address ranges of the ESRAM PBIST groupsGo
-
Table 6-25: Added RAM power domain information in the table notesGo
-
Table 6-26 (Memory Initialization): Updated/Changed N2HET2 RAM ending address from "0xFF57FFFF" to "0xFF45FFFF"Go
-
Table 6-38 (JTAG ID Code): Added JTAG Identification Code for Silicon Revision "Rev D" Go
-
Table 7-7 (MibADC Recommended Operating Conditions): Updated/Changed Analog input clamp current from IAIC to IAIKGo
-
Controller Area Network (DCAN) Section 7.5.1 (Features): Updated/Changed TRM references to the correct document titles Go
-
Section 7.9.1 Corrected size of SPI baud rate generator, 11 bit, not 5 bit Go
-
Table 7-22 (SPI Master Mode External Timing Parameters (CLOCK PHASE = 0, SPICLK = output, SPISIMO = output, and SPISOMI = input)): Updated/Changed table footnote to "... CLOCK PHASE bit (SPIFMTx.16) is cleared"Go
-
Section 8 (Device and Documentation Support): Updated/Changed section to meet new requirements, including addition of several subsectionsGo
-
Section 8.8 (Device Identification Code Register): Added Device ID code value for silicon Rev DGo
-
Section 8.9 (Die Identification Registers): Updated/Changed the address of the two die identification registers (DIEIDL and DIEIDH) to point to the original registers at location 0xFFFFFF7C and 0xFFFFFF80 for this section.Go
-
Table 8-3 (Die-ID Registers): Updated/Changed the BIT LOCATION column for all ITEM rowsGo
-
Section 9 (Mechanical Packaging and Orderable Information): Updated/Changed section titleGo
-
Section 9.1 (Packaging Information): Updated/Changed the paragraphGo