SPNS230D October 2013 – February 2015 TMS570LS3137-EP
PRODUCTION DATA.
MIN | MAX | UNIT | |||
---|---|---|---|---|---|
Supply voltage | VCC(2) | –0.3 | 1.43 | V | |
VCCIO, VCCP(2) | –0.3 | 4.6 | |||
VCCAD | –0.3 | 5.5 | |||
Input voltage | All input pins | –0.3 | 4.6 | V | |
ADC input pins | –0.3 | 5.5 | |||
Input clamp current | IIK (VI < 0 or VI > VCCIO) All pins, except AD1IN[23:0] and AD2IN[15:0] |
–20 | 20 | mA | |
IIK (VI < 0 or VI > VCCAD) AD1IN[23:0] and AD2IN[15:0] |
–10 | 10 | |||
Total | –40 | 40 | |||
TJ | Operating junction temperature | –55 | 150 | °C | |
Tstg | Storage temperature | –65 | 150 | °C |
VALUE | UNIT | ||||
---|---|---|---|---|---|
VESD | Electrostatic discharge | Human Body Model (HBM), per AEC Q100-002(1) | ±2000 | V | |
Charged Device Model (CDM), per AEC Q100-011 |
All pins | ±500 | |||
Corner pins | ±750 |
NOMINAL CVDD VOLTAGE (V) | JUNCTION TEMPERATURE (TJ) | LIFETIME POH(5) |
---|---|---|
1.2 | 105 °C | 100K |
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
VCC | Digital logic supply voltage (Core) | 1.14 | 1.2 | 1.32 | V | |
VCCPLL | PLL supply voltage | 1.14 | 1.2 | 1.32 | V | |
VCCIO | Digital logic supply voltage (I/O) | 3 | 3.3 | 3.6 | V | |
VCCAD | MibADC supply voltage | 3 | 3.3/5.0 | 5.25 | V | |
VCCP | Flash pump supply voltage | 3 | 3.3 | 3.6 | V | |
VSS | Digital logic supply ground | 0 | V | |||
VSSAD | MibADC supply ground | –0.1 | 0.1 | V | ||
VADREFHI | A-to-D high-voltage reference source | VSSAD | VCCAD | V | ||
VADREFLO | A-to-D low-voltage reference source | VSSAD | VCCAD | V | ||
VSLEW | Maximum positive slew rate for VCCIO, VCCAD and VCCP supplies | 1 | V/µs | |||
TA | Operating free-air temperature | –55 | 125 | °C | ||
TJ | Operating junction temperature(2) | –55 | 150 | °C |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
ICC, ICCPLL | VCC Digital supply current (operating mode) |
fHCLK = 180 MHz fVCLK = 90 MHz, Flash in pipelined mode, VCCmax |
220(3) | 440(1) | mA | ||
VCC Digital supply current (LBIST mode) |
LBIST clock rate = 90 MHz |
700(2)(4) | mA | ||||
VCC Digital supply current (PBIST mode) |
PBIST ROM clock frequency = 90 MHz |
700(2)(4) | mA | ||||
VCC Digital supply current (operating mode) |
fHCLK = 160 MHz fVCLK = 80 MHz, Flash in pipelined mode, VCCmax (–40°C to 125°C) |
200(3) | 420(1) | mA | |||
VCC Digital supply current (LBIST mode) |
LBIST clock rate = 80 MHz (–40°C to 125°C) |
665(2)(4) | mA | ||||
VCC Digital supply current (PBIST mode) | PBIST ROM clock frequency = 80 MHz (–40°C to 125°C) | 665(2)(4) | mA | ||||
ICCIO | VCCIO supply current (operating mode) | No DC load, VCCmax | 10 | mA | |||
ICCAD | VCCAD supply current (operating mode) | Single ADC operational, VCCADmax (–40°C to 125°C) | 15 | mA | |||
Both ADCs operational, VCCADmax (–40°C to 125°C) | 30 | ||||||
IADREFHI | ADREFHI supply current (operating mode) | Single ADC operational, ADREFHImax (–40°C to 125°C) | 3 | mA | |||
Both ADCs operational, ADREFHImax | 6 | ||||||
ICCP | VCCP pump supply current | Read from 1 bank and program or erase another bank, VCCPmax (–40°C to 125°C) | 60 | mA |
Table 5-1 shows the thermal resistance characteristics for the BGA - GWT mechanical package.
PARAMETER | °C/W |
---|---|
RΘJA | 18.8 |
RΘJB | 14.1 |
RΘJC | 7.1 |
PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | ||
---|---|---|---|---|---|---|
fHCLK | HCLK - System clock frequency | Pipeline mode enabled | 180 | MHz | ||
Pipeline mode disabled | 50 | |||||
fGCLK | GCLK - CPU clock frequency | fHCLK | MHz | |||
fVCLK | VCLK - Primary peripheral clock frequency | 100 | MHz | |||
fVCLK2 | VCLK2 - Secondary peripheral clock frequency | 100 | MHz | |||
fVCLK3 | VCLK3 - Secondary peripheral clock frequency | 100 | MHz | |||
fVCLKA1 | VCLKA1 - Primary asynchronous peripheral clock frequency | 100 | MHz | |||
fVCLKA2 | VCLKA2 - Secondary asynchronous peripheral clock frequency | 100 | MHz | |||
fVCLKA4 | VCLKA4 - Secondary asynchronous peripheral clock frequency | 50 | MHz | |||
fRTICLK | RTICLK - clock frequency | fVCLK | MHz |
As shown in the figure above, the TCM RAM can support program and data fetches at full CPU speed without any address or data wait states required.
The TCM flash can support zero address and data wait states up to a CPU speed of 50 MHz in non-pipelined mode. The flash supports a maximum CPU clock speed of 180MHz for the GWT package, with one address wait state and three data wait states.
The flash wrapper defaults to non-pipelined mode with zero address wait state and one random-read data wait state.
PARAMETER | TEST CONDITIONS | TMS5703137CGWTQEP | TMS5703137CGWTMEP | UNIT | |||||
---|---|---|---|---|---|---|---|---|---|
MIN | TYP | MAX | MIN | MAX | |||||
VOL | Low-level output voltage | IOL = IOLmax | 0.2 VCCIO | 0.2 VCCIO | V | ||||
IOL = 50 µA, standard output mode | 0.2 | 0.2 | |||||||
IOL = 50 µA, low-EMI output mode (see Section 5.13) | 0.2 VCCIO | 0.2 VCCIO | |||||||
VOH | High-level output voltage | IOH = IOHmax | 0.8 VCCIO | 0.8 VCCIO | V | ||||
IOH = 50 µA, standard output mode | VCCIO – 0.3 | VCCIO – 0.3 | |||||||
IOH = 50 µA, low-EMI output mode (see Section 5.13) | 0.8 VCCIO | 0.8 VCCIO | |||||||
IIC | Input clamp current (I/O pins) | VI < VSSIO - 0.3 or VI > VCCIO + 0.3 | -3.5 | 3.5 | –3.5 | 3.5 | mA | ||
II | Input current (I/O pins) | IIH Pulldown 20 µA | VI = VCCIO | 5 | 40 | 40 | µA | ||
IIH Pulldown 100 µA | VI = VCCIO | 40 | 195 | 30 | |||||
IIL Pullup 20 µA | VI = VSS | -40 | -5 | –60 | –2 | ||||
IIL Pullup 100 µA | VI = VSS | -195 | -40 | ||||||
All other pins | No pullup or pulldown | -1 | 1 | –1.5 | 1.5 | ||||
CI | Input capacitance | 2 | pF | ||||||
CO | Output capacitance | 3 | pF |
Low-Level Output Current, IOL for VI = VOLmax or High-Level Output Current, IOH for VI = VOHmin |
Signals |
---|---|
8 mA |
FRAYTX2, FRAYTX1, FRAYTXEN1, FRAYTXEN2, MIBSPI5CLK, MIBSPI5SOMI[0], MIBSPI5SOMI[1], MIBSPI5SOMI[2], MIBSPI5SOMI[3], MIBSPI5SIMO[0], MIBSPI5SIMO[1], MIBSPI5SIMO[2], MIBSPI5SIMO[3], TMS, TDI, TDO, RTCK, SPI4CLK, SPI4SIMO, SPI4SOMI, nERROR, N2HET2[1], N2HET2[3], All EMIF Outputs and I/Os, All ETM Outputs |
4 mA |
MIBSPI3SOMI, MIBSPI3SIMO, MIBSPI3CLK, MIBSPI1SIMO, MIBSPI1SOMI, MIBSPI1CLK, nRST |
2 mA zero-dominant |
AD1EVT, CAN1RX, CAN1TX, CAN2RX, CAN2TX, CAN3RX, CAN3TX, DMM_CLK, DMM_DATA[0], DMM_DATA[1], DMM_nENA, DMM_SYNC, GIOA[0-7], GIOB[0-7], LINRX, LINTX, MIBSPI1NCS[0], MIBSPI1NCS[1-3], MIBSPI1NENA, MIBSPI3NCS[0-3], MIBSPI3NENA, MIBSPI5NCS[0-3], MIBSPI5NENA, N2HET1[0-31], N2HET2[0], N2HET2[2], N2HET2[4], N2HET2[5], N2HET2[6], N2HET2[7], N2HET2[8], N2HET2[9], N2HET2[10], N2HET2[11], N2HET2[12], N2HET2[13], N2HET2[14], N2HET2[15], N2HET2[16], N2HET2[18], SPI4NCS[0], SPI4NENA |
selectable 8 mA / 2 mA |
ECLK, SPI2CLK, SPI2SIMO, SPI2SOMI The default output buffer drive strength is 8mA for these signals. |
Signal | Control Bit | Address | 8 mA | 2 mA |
---|---|---|---|---|
ECLK | SYSPC10[0] | 0xFFFF FF78 | 0 | 1 |
SPI2CLK | SPI2PC9[9] | 0xFFF7 F668 | 0 | 1 |
SPI2SIMO | SPI2PC9[10] | 0xFFF7 F668 | 0 | 1 |
SPI2SOMI | SPI2PC9[11] | 0xFFF7 F668 | 0 | 1 |
PARAMETER | MIN | MAX | UNIT | |||
---|---|---|---|---|---|---|
Rise time, tr | 8 mA low EMI pins (see Table 5-3) |
CL = 15 pF | 2.5 | ns | ||
CL = 50 pF | 4 | |||||
CL = 100 pF | 7.2 | |||||
CL = 150 pF | 12.5 | |||||
Fall time, tf | CL = 15 pF | 2.5 | ns | |||
CL = 50 pF | 4 | |||||
CL = 100 pF | 7.2 | |||||
CL = 150 pF | 12.5 | |||||
Rise time, tr | 4 mA low EMI pins (see Table 5-3) |
CL = 15 pF | 5.6 | ns | ||
CL = 50 pF | 10.4 | |||||
CL = 100 pF | 16.8 | |||||
CL = 150 pF | 23.2 | |||||
Fall time, tf | CL = 15 pF | 5.6 | ns | |||
CL = 50 pF | 10.4 | |||||
CL = 100 pF | 16.8 | |||||
CL = 150 pF | 23.2 | |||||
Rise time, tr | 2 mA-z low EMI pins (see Table 5-3) |
CL = 15 pF | 8 | ns | ||
CL = 50 pF | 15 | |||||
CL = 100 pF | 23 | |||||
CL = 150 pF | 33 | |||||
Fall time, tf | CL = 15 pF | 8 | ns | |||
CL = 50 pF | 15 | |||||
CL = 100 pF | 23 | |||||
CL = 150 pF | 33 | |||||
Rise time, tr | Selectable 8 mA / 2 mA-z pins (see Table 5-3) |
8mA mode | CL = 15 pF | 2.5 | ns | |
CL = 50 pF | 4 | |||||
CL = 100 pF | 7.2 | |||||
CL = 150 pF | 12.5 | |||||
Fall time, tf | CL = 15 pF | 2.5 | ns | |||
CL = 50 pF | 4 | |||||
CL = 100 pF | 7.2 | |||||
CL = 150 pF | 12.5 | |||||
Rise time, tr | 2mA-z mode | CL = 15 pF | 8 | ns | ||
CL = 50 pF | 15 | |||||
CL = 100 pF | 23 | |||||
CL = 150 pF | 33 | |||||
Fall time, tf | CL = 15 pF | 8 | ns | |||
CL = 50 pF | 15 | |||||
CL = 100 pF | 23 | |||||
CL = 150 pF | 33 |
The low-EMI output buffer has been designed explicitly to address the issue of decoupling sources of emissions from the pins which they drive. This is accomplished by adaptively controlling the impedance of the output buffer, and is particularly effective with capacitive loads.
This is not the default mode of operation of the low-EMI output buffers and must be enabled by setting the system module GPCR1 register for the desired module or signal, as shown in Table 5-8. The adaptive impedance control circuit monitors the DC bias point of the output signal. The buffer internally generates two reference levels, VREFLOW and VREFHIGH, which are set to approximately 10% and 90% of VCCIO, respectively.
Once the output buffer has driven the output to a low level, if the output voltage is below VREFLOW, then the output buffer’s impedance will increase to hi-Z. A high degree of decoupling between the internal ground bus and the output pin will occur with capacitive loads, or any load in which no current is flowing, e.g. the buffer is driving low on a resistive path to ground. Current loads on the buffer which attempt to pull the output voltage above VREFLOW will be opposed by the buffer’s output impedance so as to maintain the output voltage at or below VREFLOW.
Conversely, once the output buffer has driven the output to a high level, if the output voltage is above VREFHIGH then the output buffer’s impedance will again increase to hi-Z. A high degree of decoupling between internal power bus ad output pin will occur with capacitive loads or any loads in which no current is flowing, e.g. buffer is driving high on a resistive path to VCCIO. Current loads on the buffer which attempt to pull the output voltage below VREFHIGH will be opposed by the buffer’s output impedance so as to maintain the output voltage at or above VREFHIGH.
The bandwidth of the control circuitry is relatively low, so that the output buffer in adaptive impedance control mode cannot respond to high-frequency noise coupling into the buffer’s power buses. In this manner, internal bus noise approaching 20% peak-to-peak of VCCIO can be rejected.
Unlike standard output buffers which clamp to the rails, an output buffer in impedance control mode will allow a positive current load to pull the output voltage up to VCCIO + 0.6V without opposition. Also, a negative current load will pull the output voltage down to VSSIO – 0.6V without opposition. This is not an issue since the actual clamp current capability is always greater than the IOH / IOL specifications.
The low-EMI output buffers are automatically configured to be in the standard buffer mode when the device enters a low-power mode.
Module or Signal Name | Control Register to Enable Low-EMI Mode |
---|---|
Module: MibSPI1 | GPREG1.0 |
GPREG1.1 | |
Module: MibSPI3 | GPREG1.2 |
Reserved | GPREG1.3 |
Module: MibSPI5 | GPREG1.4 |
Signal: TMS | GPREG1.8 |
Signal: TDI | GPREG1.9 |
Signal: TDO | GPREG1.10 |
Signal: RTCK | GPREG1.11 |
Signal: TEST | GPREG1.12 |
Signal: nERROR | GPREG1.13 |
Reserved | GPREG1.14 |