SLASEP6B September 2019 – December 2020 TPA6304-Q1
PRODUCTION DATA
The gate driver accepts the low-voltage PWM signal and level shifts it to drive the high-current, full-bridge, power-FET stage. The device uses proprietary techniques to optimize EMI and audio performance.
The gate driver power supply voltage, GVDD, is internally generated and a decoupling capacitor must be connected at pin 5.