SCPS301
September 2024
TPLD801-Q1
ADVANCE INFORMATION
1
1
Features
2
Applications
3
Description
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics
5.6
Supply Current Characteristics
5.7
Switching Characteristics
6
Parameter Measurement Information
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
I/O Pins
7.3.2
Connection Mux
7.3.3
Configurable Use Logic Blocks
7.3.3.1
2-Bit LUT macro-cell
7.3.3.2
3-Bit LUT macro-cell
7.3.3.3
2-Bit LUT or D Flip-Flop/Latch macro-cell
7.3.3.4
3-Bit LUT or D Flip-Flop/Latch with Set/Reset macro-cell
7.3.3.5
3-Bit LUT or Pipe Delay macro-cell
7.3.3.6
4-Bit LUT or 8-Bit Counter/Delay macro-cell
7.3.4
8-Bit Counters and Delay Generators (CNT/DLY)
7.3.4.1
Delay Mode
7.3.4.2
Reset Counter Mode
7.3.5
Programmable Deglitch Filter or Edge Detector Macro-cell
7.3.6
Selectable Frequency Oscillator
7.4
Device Functional Modes
7.4.1
Power-On Reset
7.5
Programming
7.5.1
One-Time Programmable Memory (OTP)
8
Revision History
9
Mechanical, Packaging, and Orderable Information
9.1
Packaging Option Addendum
9.2
Tape and Reel Information
9.3
Mechanical Data
Package Options
Mechanical Data (Package|Pins)
DRL|8
MPCS002E
Thermal pad, mechanical data (Package|Pins)
Orderable Information
scps301_oa
7.4
Device Functional Modes