SLUSEZ2A October   2023  – December 2024 TPS1210-Q1

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Device Comparison
  6. Pin Configuration and Functions
  7. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Switching Characteristics
    7. 6.7 Typical Characteristics
  8. Parameter Measurement Information
  9. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Charge Pump and Gate Driver Output (VS, G1PU, G1PD, G2, BST, SRC)
      2. 8.3.2 Capacitive Load Driving Using FET Gate (G1PU, G1PD) Slew Rate Control
      3. 8.3.3 Short-Circuit Protection
        1. 8.3.3.1 Short-Circuit Protection With Auto-Retry
        2. 8.3.3.2 Short-Circuit Protection With Latch-Off
      4. 8.3.4 Undervoltage Protection (UVLO)
      5. 8.3.5 Reverse Polarity Protection
      6. 8.3.6 Short-Circuit Protection Diagnosis (SCP_TEST)
      7. 8.3.7 TPS1210x-Q1 as a Simple Gate Driver
    4. 8.4 Device Functional Modes
  10. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application: Circuit Breaker in Battery Management System (BMS) using Low Side Current Sense
      1. 9.2.1 Design Requirements
      2. 9.2.2 Detailed Design Procedure
      3. 9.2.3 Application Curves
    3. 9.3 Power Supply Recommendations
    4. 9.4 Layout
      1. 9.4.1 Layout Guidelines
      2. 9.4.2 Layout Example
  11. 10Device and Documentation Support
    1. 10.1 Receiving Notification of Documentation Updates
    2. 10.2 Support Resources
    3. 10.3 Trademarks
    4. 10.4 Electrostatic Discharge Caution
    5. 10.5 Glossary
  12. 11Revision History
  13. 12Mechanical, Packaging, and Orderable Information

Package Options

Refer to the PDF data sheet for device specific package drawings

Mechanical Data (Package|Pins)
  • DGX|19
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Switching Characteristics

TJ = –40 ℃ to +125℃. V(VS) = 12 V, V(BST – SRC) = 11 V
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
tG1PU(INP_H) INP1 Turn ON propogation Delay INP1 ↑ to G1PU  ↑,  CL = 47 nF 0.19 1.53 µs
tG2(INP2_H) INP2 Turn ON propogation Delay INP2 ↑ to G2  ↑,  CL = 47 nF 2.7 4.5 6.7 µs
tG1PD(INP_L) INP1Turn OFF propogation Delay INP1 ↓ to G1PD  ↓, CL = 47 nF 0.29 0.85 µs
tG2(INP2_L) INP2 Turn OFF propogation Delay INP2 ↓ to G2  ↓, CL = 47 nF 2.7 4.4 6.79 µs
tPD(EN_OFF) EN Turn OFF Propogation Delay  EN ↓ to G1PD  ↓, CL = 47 nF 2.2 4.6 6 µs
tPD(UVLO_OFF) UVLO Turn OFF Propogation Delay  UVLO ↓ to G1PD  ↓ and FLT ↓, CL = 47 nF 2.8 4.2 6 µs
tSC Hard Short-circuit protection propogation delay V(CS+–CS–)↑ V(SCP) to G1PD ↓, CL = 47 nF, C(TMR) = Open 4 µs
tSC_PUS Short-circuit protection propogation delay during power up with output short circuit CTMR = Open 10 µs
FISCP ISCP Pulse current frequency 1.18 kHz