SLVSET9F September 2018 – February 2023 TPS1663
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The internal and the external FET and hence the load current can be switched off by pulling the SHDN pin below 0.8-V threshold with a micro-controller GPIO pin or can be controlled remotely with an opto-isolator device. The device quiescent current reduces to 21 μA (typical) in shutdown state. To assert SHDN low, the pull down must have sinking capability of at least 10 µA. To enable the device, SHDN must be pulled up to at least 2 V. Once the device is enabled, the internal FET turns on with dVdT mode.#T5464742-8CVB and #T5464742-9XX illustrate the performance of SHDN control.
VIN = 24 V | C(dVdT) = 22 nF | RLOAD = 24 Ω |
VIN = 24 V | C(dVdT) = 22 nF | RLOAD = 24 Ω |