SLVSER6B May 2020 – November 2020 TPS23730
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
PD DETECTION (DEN) | |||||||
Detection bias current | DEN open, VVDD = 10 V, Not in mark, Measure IVDD + IRTN | 3.5 | 6.9 | 13.9 | µA | ||
Ilkg | DEN leakage current | VDEN = VVDD = 60 V, Float RTN, Measure IDEN | 0.1 | 5 | µA | ||
Detection current | Measure IVDD + IDEN + IRTN, VVDD = 1.4 V | 53.5 | 56.5 | 58.6 | μA | ||
Measure IVDD + IDEN + IRTN, VVDD = 10 V, Not in mark | 391 | 398 | 406.2 | μA | |||
VPD_DIS | Hotswap disable threshold | DEN falling | 3 | 4 | 5 | V | |
PD CLASSIFICATION (CLSA, CLSB) | |||||||
ICLS | Classification A, B signature current | RCLSAor RCLSB = 806 Ω | 13 V ≤ VDD ≤ 21 V, Measure IVDD + IDEN + IRTN | 1.9 | 2.5 | 2.9 | mA |
RCLSAor RCLSB = 130 Ω | 13 V ≤ VDD ≤ 21 V, Measure IVDD + IDEN + IRTN | 9.9 | 10.6 | 11.3 | mA | ||
RCLSAor RCLSB = 69.8 Ω | 13 V ≤ VDD ≤ 21 V, Measure IVDD + IDEN + IRTN | 17.6 | 18.6 | 19.4 | mA | ||
RCLSAor RCLSB = 46.4 Ω | 13 V ≤ VDD ≤ 21 V, Measure IVDD + IDEN + IRTN | 26.5 | 27.9 | 29.3 | mA | ||
RCLSAor RCLSB = 32 Ω | 13 V ≤ VDD ≤ 21 V, Measure IVDD + IDEN + IRTN | 37.8 | 39.9 | 42 | mA | ||
VCL_ON | Classification regulator lower threshold rising | VVDD rising, ICLS ↑ | 11.4 | 12.2 | 13 | V | |
VCL_H | Classification regulator lower threshold | Hysteresis(1) | 0.8 | 1.2 | 1.6 | V | |
VCU_OFF | Classification regulator upper threshold | VVDD rising, ICLS ↓ | 21 | 22 | 23 | V | |
VCU_H | Hysteresis(1) | 0.5 | 0.77 | 1 | V | ||
VMSR | Mark state reset threshold | VVDD falling | 3 | 3.9 | 5 | V | |
Mark state resistance | 2-point measurement at 5 V and 10.1 V | 6 | 10 | 12 | kΩ | ||
Ilkg | Leakage current | VVDD = 60 V, VCLS = 0 V, VDEN = VVSS, Measure ICLS | 1 | μA | |||
tLCF_PD | Long first class event timing | Class 1st event time duration for short MPS | 76 | 81.5 | 87 | ms | |
RTN (PASS DEVICE) | |||||||
ON-resistance | 0.3 | 0.55 | Ω | ||||
ILIM | Current limit | VRTN = 1.5 V, pulsed measurement | 1.5 | 1.85 | 2.2 | A | |
IIRSH | inrush current limit | VRTN = 2 V, VVDD: 20 V → 48 V, measure IRTN , pulsed measurement | 100 | 140 | 180 | mA | |
Inrush current limit with nonstandard UVLO | VPPD - VVSS > VPPDEN , VRTN = 2 V, VVDD: 0 V → 20 V, measure IRTN , pulsed measurement | 100 | 140 | 180 | mA | ||
Inrush termination | Percentage of inrush current. | 80% | 90% | 99% | |||
tINR_DEL | Inrush delay | 80 | 84 | 88 | ms | ||
Foldback voltage threshold | VRTN rising | 13.5 | 14.8 | 16.1 | V | ||
Foldback deglitch time | VRTN rising to when current limit changes to inrush current limit. This applies in normal operating condition or during auto MPS mode. | 1.5 | 1.8 | 2.1 | ms | ||
Leakage current | VVDD = VRTN = 100 V, VDEN = VVSS | 70 | μA | ||||
PSE TYPE INDICATION (TPL, TPH, BT) | |||||||
VTPL | Output low voltage | ITPL = 1 mA, after 2- or 3-event classification, startup has completed, VRTN = 0 V | 0.27 | 0.5 | V | ||
VTPH | Output low voltage | ITPH = 1 mA, after 4-event classification, startup has completed, VRTN = 0 V | 0.27 | 0.5 | V | ||
VBT | Output low voltage | IBT = 2 mA, after IEEE802.3bt classification, startup has completed, VRTN = 0 V | 0.27 | 0.5 | V | ||
fTPL | TPL frequency | VSCDIS = 0 V, VAPD-RTN = 5 V, after startup has completed. | 550 | 625 | 700 | Hz | |
TPL duty cycle in PoE operation | VSCDIS = 0 V, after 4-event classification, after startup has completed | 24% | 25% | 26% | |||
TPL duty cycle in nonstandard PoE operation | VSCDIS = 0 V, after startup has completed | 49% | 50% | 51% | |||
TPL duty cycle in auxiliary supply operation | VSCDIS = 0 V, VAPD-RTN = 5 V, after startup has completed. | 74% | 75% | 76% | |||
Leakage current | VTPL-RTN or VTPH-RTN = 10 V or VBT-RTN = 5 V, VRTN = 0 V | 1 | µA | ||||
SCDIS pullup current | VVDD ≥ VUVLO_R or VAPD-RTN = 5 V | 14 | 20 | 25 | µA | ||
PD INPUT SUPPLY (VDD) | |||||||
VUVLO_R | Undervoltage lockout threshold | VVDD rising | 35.8 | 37.6 | 39.5 | V | |
VUVLO_F | Undervoltage lockout threshold | VVDD falling | 30.5 | 32 | 33.6 | V | |
VUVLO_H | Undervoltage lockout threshold | Hysteresis (1) | 5.7 | 6.0 | 6.3 | V | |
IVDD_ON | Operating current | 40 V ≤ VVDD ≤ 60 V, Startup completed, VVCC = 10 V, Measure IVDD | 650 | 1040 | µA | ||
IVDD_OFF | Off-state current | RTN, GND and VCC open, VVDD = 30 V, Measure IVDD | 730 | µA | |||
MPS | |||||||
IMPSL | MPS total VSS current for Type 1-2 PSE | EMPS open, inrush delay has completed, 0 mA ≤ IRTN ≤ 10 mA, measure IVSS | 10 | 12.5 | 15.5 | mA | |
IMPSH | MPS total VSS current for Type 3-4 PSE | EMPS open, inrush delay has completed, 0 mA ≤ IRTN ≤ 16 mA, measure IVSS | 16.25 | 19 | 21.5 | mA | |
MPS pulsed mode duty cycle for Type 1-2 PSE | MPS pulsed current duty-cycle | EMPS open | 26.2% | 26.6% | 26.9% | ||
tMPSL | MPS pulsed current ON time | EMPS open | 76 | 81.5 | 87 | ms | |
MPS pulsed current OFF time | EMPS open | 225 | 245 | ms | |||
MPS pulsed mode duty-cycle for Type 3-4 PSE | MPS pulsed current duty-cycle, no pulse stretching | EMPS open | 2.9% | 3.0% | 3.1% | ||
tMPSH | MPS pulsed current ON time, no pulse stretching | EMPS open | 7.2 | 7.7 | 8.1 | ms | |
MPS pulsed current OFF time | EMPS open | 238 | 250 | 265 | ms | ||
MPS pulsed current ON time stretching limit | EMPS open | 54 | 57 | 62 | ms | ||
THERMAL SHUTDOWN | |||||||
Turnoff temperature | 148 | 158 | 168 | °C | |||
Hysteresis(2) | 15 | °C |