SLVSER8A June 2020 – September 2020 TPS23734
PRODUCTION DATA
PAD_G should be tied to a large RTN copper area on the PCB to provide a low resistance thermal path to the circuit board.
PAD_S should be tied to a large VSS copper area on the PCB to provide a low resistance thermal path to the circuit board. TI recommends maintaining a clearance of 0.025” between VSS and high-voltage signals such as VDD.