Conditions are –40 < TJ < 125 °C unless otherwise noted.VVDD = 3.3 V, VVPWR = 54 V, VDGND = VAGND, DGND, KSENSA, KSENSB, KSENSC and KSENSD connected to AGND, and all outputs are unloaded, 2xFBn = 0. Positive currents are into pins. RS = 0.255 Ω, to KSENSA (SEN1 or SEN2), to KSENSB (SEN3 or SEN4), to KSENSC (SEN5 or SEN6) or to KSENSD (SEN7 or SEN8). Typical values are at 25 °C. All voltages are with respect to AGND unless otherwise noted. Operating registers loaded with default values unless otherwise noted.
Figure 7-1 VPWR
Current Consumption vs Temperature Figure 7-3 VPUV
Thresholds vs Temperature Figure 7-5 VDUV
Thresholds vs Temperature Figure 7-7 Discovery Currents vs Temperature Figure 7-9 Discovery Open Circuit Voltage vs Temperature Figure 7-11 Mark Voltage vs IMARK and Temperature Figure 7-13 Power Good Threshold vs Temperature Figure 7-15 Port Voltage ADC Measurement vs Temperature Figure 7-17 Port Current ADC Measurement (100mA) vs Temperature Figure 7-19 Port Current ADC Measurement (1 A) vs Temperature Figure 7-21 4-Pair PCut Threshold (60W) vs Temperature Figure 7-23 Inrush Current Limit vs Temperature Figure 7-25 2x Mode (2xFBn = 1) Current Limit vs Temperature Figure 7-27 ROFF (VPWR to DRAIN) vs Temperature Figure 7-29 1x Mode (2xFBn = 0) Current Foldback vs Drain Voltage Figure 7-2 VPWR
UVLO Thresholds vs Temperature Figure 7-4 VDD
Current Consumption vs Temperature Figure 7-6 SENSE
Pin Bias Current vs Temperature Figure 7-8 Discovery Resistance Measurement vs Temperature Figure 7-10 Classification Voltage vs ICLASS and Temperature Figure 7-12 Classification and Mark Current Limit vs Temperature Figure 7-14 Gate Voltage (Port On) vs Temperature Figure 7-16 VPWR Voltage ADC Measurement vs Temperature Figure 7-18 Port Current ADC Measurement (770mA) vs Temperature Figure 7-20 2-Pair PCut Threshold (30W) vs Temperature Figure 7-22 4-Pair PCut Threshold (90W) vs Temperature Figure 7-24 1x Mode (2xFBn = 0) Current Limit vs Temperature Figure 7-26 ISHORT Threshold vs Temperature Figure 7-28 Inrush Current Foldback vs Port Voltage Figure 7-30 2x Mode (2xFBn = 1) Current Foldback vs Drain Voltage