SLVSH93A October 2023 – March 2024 TPS25751
PRODUCTION DATA
Place the PP_EXT decoupling capacitors (C12, C13, and C14) as close as possible to TPS25751S, these do not need to be on the same layer as the device. The PP_EXT power plane needs to be sized to support up to 5A of current. When connecting the PP_EXT plane to a different layer, use a minimum of 6 vias in parallel per layer change. It is highly recommended to have more than 6 vias if possible for layer change to improve current sharing and efficiency.
VSYS (pin 19)
The VSYS pin (pin 19) can be connected with a trace (recommended 6mil trace width) to any of the vias on the PPHV plane. It is recommended to connect to a via close to the source pin of the VSYS N-ch MOSFET(pins A2, B2, D2, and E2 of the Q1 FET in the example schematic) to improve reverse current sensing protection. Refer to section 9.3.3.2.2 for additional information on RCP.