ENABLE AND UVLO INPUT |
tON(dly) |
EN turnon delay |
EN/UVLO ↑ (100 mV above V(ENR)) to V(OUT) = 100 mV, C(dVdT) < 0.8 nF |
| 220 |
| µs |
EN/UVLO ↑ (100 mV above V(ENR)) to V(OUT) = 100 mV, C(dVdT) ≥ 0.8 nF, see , [C(dVdT) in nF] |
| 100 + 150 × C(dVdT) |
| µs |
tOFF(dly) |
EN turnoff delay |
EN/UVLO ↓ (100 mV below V(ENF)) to FLT↓ |
| 2 |
| µs |
OVERVOLTAGE PROTECTION INPUT (OVP) |
tOVP(dly) |
OVP disable delay |
OVP↑ (100 mV above V(OVPR)) to FLT↓ |
| 2 |
| µs |
DIODE MODE INPUT: ACTIVE HIGH (DMODE) |
tDMODE |
DMODE turnon delay |
DMODE↓ to (V(IN) – V(OUT)) ≤ 200 mV, with 1 A resistive load at OUT |
| 2 |
| µs |
DMODE turnoff delay |
DMODE↑ to (V(IN) – V(OUT)) > 200 mV, 1 A resistive load at OUT |
| 220 |
| ns |
OUTPUT RAMP CONTROL (dVdT) |
tdVdT |
Output ramp time |
EN/UVLO ↑ to V(OUT) = 4.5 V, with C(dVdT) = open |
| 0.12 |
| ms |
EN/UVLO ↑ to V(OUT) = 11 V, with C(dVdT) = open |
0.25 |
0.37 |
0.5 |
EN/UVLO↑ to V(OUT) = 11 V, with C(dVdT) = 1 nF |
| 0.97 |
|
CURRENT LIMIT |
tFASTRIP(dly) |
Fast-trip comparator delay |
I(OUT) > I(FASTRIP) |
| 200 |
| ns |
REVERSE PROTECTION COMPARATOR |
|
tREV(dly) |
Reverse protection comparator delay |
(V(IN) – V(OUT))↓ (1 mV overdrive below V(REVTH)) to FLT↓ |
| 10 |
| µs |
(V(IN) – V(OUT))↓ (10 mV overdrive below V(REVTH)) to FLT↓ |
| 1 |
|
tFWD(dly) |
(V(IN) – V(OUT))↑ (10 mV overdrive above V(FWDTH)) to FLT↑ |
| 3.1 |
|
POWER-GOOD COMPARATOR OUTPUT (PGOOD): ACTIVE HIGH |
tPGOODR |
PGOOD delay (de-glitch) time |
TPS25942: rising edge |
0.42 |
0.54 |
0.66 |
ms |
TPS25944: rising edge |
| 4 |
|
tPGOODF |
TPS25942 and TPS25944: falling edge |
| 10 |
| µs |
FAULT FLAG (FLT) |
tCB(dly) |
FLT assertion delay in circuit breaker mode |
TPS25944 only; delay from I(OUT) > I(LIM) to FLT↓ (and internal FET turned off) |
| 4 |
| ms |
tCB(Retrydly) |
Retry delay in circuit breaker mode |
TPS25944A only; circuit breaker fault asserted, delay from to FLT↓ to FLT↑ edge |
| 128 |
| ms |
THERMAL SHUT DOWN (TSD) |
| Retry delay in TSD |
TPS25942A and TPS25944A only |
| 128 |
| ms |