SLVSGG6B april 2022 – june 2023 TPS25981
PRODUCTION DATA
The TPS259814x provides an active high digital output (PG) which serves as a power good indication signal and is asserted high when the device is in steady-state and ready to deliver power. The PG is an open-drain pin and must be pulled up to an external supply.
After power up, PG is pulled low initially. The device initiates a inrush sequence in which the FET is turned on in a controlled manner. When the FET gate voltage reaches the full overdrive indicating that the inrush sequence is complete, the PG is asserted after a de-glitch time (tPGA).
PG is de-asserted if at any time the FET is turned off. The PG de-assertion de-glitch time is tPGD.
Event | Protection Response | PG Pin | PG Delay |
---|---|---|---|
Undervoltage (UVP or UVLO) | Shutdown | L | |
Overvoltage (OVLO) | Shutdown | L | tPGD |
Steady-state | NA | H | tPGA |
Transient overcurrent | NA | H | |
Persistent overload | Circuit-breaker | L | tITIMER + tPGD |
Output short-circuit to GND | Fast-trip followed by current limit | L | tPGD |
ILM pin open | Shutdown | L | tITIMER + tPGD |
ILM pin shorted to GND | Shutdown | L | tPGD |
Overtemperature | Shutdown | L | tPGD |
When there is no supply to the device, the PG pin is expected to stay low. However, there is no active pulldown in this condition to drive this pin all the way down to 0 V. If the PG pin is pulled up to an independent supply which is present even if the device is unpowered, there can be a small voltage seen on this pin depending on the pin sink current, which is a function of the pullup supply voltage and resistor. Minimize the sink current to keep this pin voltage low enough not to be detected as a logic HIGH by associated external circuits in this condition.