SLUS710E May 2006 – January 2024 TPS28225
PRODUCTION DATA
The VRM Reference Design is capable of driving 35 A per phase. In this example it has a nominal input voltage of 12 V within a tolerance range of ±5%. The switching frequency is 500 kHz. The nominal duty cycle is 10%, therefore the low-side MOSFETs are conducting 90% of the time. By choosing lower RDS(on) the conduction losses of the switching elements are minimized.
DESIGN PARAMETER | VALUE |
---|---|
Supply voltage | 12 V ±5% |
Output voltage | 0.83 V to 1.6 V |
Frequency | 500 kHz |
Peak-to-peak output voltage variation on load current transient (0 A to 100 A ) within 1 µs | <160 mV |
Dynamic output voltage change slew rate | 12.25 mV per 5 µs |