SNVSBS9C March 2021 – May 2024 TPS3704-Q1
PRODUCTION DATA
PARAMETER | DESIGN REQUIREMENT | DESIGN RESULT |
---|---|---|
Monitored rails | 3.3V AVDD nominal, with alerts if outside of ±4% of 3.3V (including device accuracy), 10ms reset delay | Worst case VIT+(OV) =
3.432V (+4%) Worst case VIT–(UV) = 3.168V (–4%) |
1.8V IOVDD nominal, with alerts if outside of ±4% of 1.8V (including device accuracy), 10ms reset delay | Worst case VIT+(OV) =
1.872V (+4%) Worst case VIT–(UV) = 1.728V (–4%) |
|
1.2V DVDD nominal, with alerts if outside of ±4% of 1.2V (including device accuracy), 10ms reset delay | Worst case VIT+(OV) =
1.248V (+4%) Worst case VIT–(UV) = 1.152V (–4%) |
|
SENSE4 (Self-test Option) |
100kΩ pullup resistor to VDD with NFET pulldown transistor to GND | UV_Trig = High - causing SENSE4 pin
going low UV_Trig = Low - in normal operation |
Output logic voltage | 5V CMOS | 5V CMOS |
Max system IDD current |
25µA | 5.5µA (20µA maximum) |