SNVSBS9C March 2021 – May 2024 TPS3704-Q1
PRODUCTION DATA
PARAMETER | DESIGN REQUIREMENT | DESIGN RESULT |
---|---|---|
Monitored rails | 3.3VI/O nominal, with alerts if outside of ±8% of 3.3V (including device accuracy), 10ms reset delay | Worst case VIT+(OV) = 3.533V (7.06%)
Worst case VIT–(UV) = 3.071V (–6.94%) |
1.2VCORE nominal, with alerts if outside of ±5% of 1.2V (including device accuracy), 10ms reset delay | Worst case VIT+(OV) = 1.2484V (4.03%)
Worst case VIT–(UV) = 1.1524V (–3.97%) |
|
Output logic voltage | 5V CMOS | 5V CMOS |
Maximum system supervision current consumption | 25µA | 5.5µA (20µA max) |