SGLS142C December 2002 – December 2020
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
td | Delay time | VDD ≥ VIT− + 0.2 V, See timing diagram, Section 7.8 | 120 | 200 | 280 | ms | |
tPHL | Propagation (delay) time, high-to-low-level output | VDD to RESET delay | VIL = VIT− − 0.2 V, VIH = VIT− +0.2 V | 10 | μs |