SLVS292F June 2000 – September 2019 TPS3836 , TPS3837 , TPS3838
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
PIN | I/O | DESCRIPTION | |||
---|---|---|---|---|---|
NAME | NO. | ||||
WSON | SOT (TPS3836, TPS3838) | SOT (TPS3837) | |||
CT | 6 | 1 | 1 | — | Capacitor Time Delay Pin. Connect this pin to GND to set reset delay time to 10 ms. Connect this pin to VDD to set reset delay time to 200 ms. |
GND | 2 | 2 | 2 | — | Ground |
MR | 4 | 3 | 3 | I | Manual Reset. When MR activates to logic low, RESET/RESET activates. When MR is inactive, RESET/RESET depends only on the voltage at VDD. If MR is unused, connect to VDD to minimize current consumption. |
N/C | 5 | — | — | — | No Connect |
RESET | 3 | 4 | — | O | Active-Low Output Reset. When VDD falls below VIT or when MR activates to logic low, the RESET pin activates to logic low. When VDD rises above VIT plus VHYS and MR deactivates to logic high, RESET deactivates to logic high after reset delay time tD. |
RESET | — | — | 4 | O | Active-High Output Reset. When VDD falls below VIT or when MR activates to logic low, the RESET pin activates to logic high. When VDD rises above VIT plus VHYS and MR deactivates to logic high, RESET deactivates to logic low after reset delay time tD. |
VDD | 1 | 5 | 5 | I | Input Supply Voltage. This device monitors the voltage at the VDD pin. |