SBVS264B January 2017 – September 2021 TPS3850-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
When using the TPS3850-Q1 with fixed timing options, if the watchdog is disabled and reenabled while WDO is asserted (logic low) the watchdog performs as described in the Section 7.3.5.1.1 section. However, if there is a capacitor on the CRST pin, and the watchdog is disabled and reenabled when WDO is asserted (logic low), then the watchdog behaves as shown in Figure 7-6. When the watchdog is disabled, WDO goes high impedance (logic high). However, when the watchdog is enabled again, the tRST period must expire before the watchdog resumes normal operation.