SBVS285 February 2017 TPS3852-Q1
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
When the voltage on VDD is less than VDD(min) and greater than or equal to VPOR, the RESET signal is asserted (logic low). When RESET is asserted, the watchdog output WDO is in a high-impedance state regardless of the WDI signal that is input to the device.