The TPS389006/08-Q1,TPS389R0-Q1 takes several
actions on the ACT 0→1 transition:
The synchronization
counter is reset to 0.
The REC_ACTIVE bit is
set, and SEQ[1:0] bits are updated to 00b.
If the sequence
overwrite bit is enabled (EN_SEQ_OW=1), the sequence logging
registers (SEQ_ON_LOG[N]) are overwritten with new data. If there
was data in the registers that was not read by the host (SEQ_ON_RDY
still set), the sequence overwrite flag (SEQ_ON_OW) gets set.
If the timestamps
overwrite bit is enabled (EN_TS_OW=1), the timestamp logging
registers (SEQ_TIME_xSB[N]) are overwritten with new data. If there
was data in the registers that was not read by the host (TS_RDY
still set), the timestamp overwrite flag (TS_OW) is set.
If the sequence
overwrite bit is disabled (EN_SEQ_OW=0) and there was data in the
registers SEQ_ON_LOG[N] that was not read and acknowledged by the
host (SEQ_ON_RDY still set), the sequence overwrite flag (SEQ_ON_OW)
is set and does not overwrite the registers with new data.
If the timestamp
overwrite bit is disabled (EN_TS_OW=0) and there was data in the
registers SEQ_TIME_xSB[N] that was not read and acknowledged by the
host (TS_RDY still set), the timestamp overwrite flag (TS_OW) is set
and does not overwrite the registers with new data.
The internal sequence
timer is (re)started.
All TPS389006/08-Q1,TPS389R0-Q1 inputs selected
with auto-mask register AMSK_ON start with masked (disabled) interrupts for
Undervoltage Low Frequency (UVLF), Undervoltage High Frequency (UVHF), and
Overvoltage High Frequency (OVHF) conditions.
As each rail passes the UVLF threshold (UV_LF[N]), automatically (and expected to happen within about 5-10μs) the relevant UV and OV interrupts are unmasked and enabled/disabled according to the IEN_UVLF, IEN_UVHF, and IEN_OVHF registers.
As each rail passes the UVLF or OFF threshold (depending on SEQ_UP_THLD.OFF_UV[N] register setting), the rail is tagged with a counter corresponding to the order of rising edge transition. A timestamp is also logged.
the tag value stored in the relevant status register SEQ_ON_LOG[N] if allowed as per overwrite settings and status. also, the timestamp of the event is stored in registers SEQ_TIME_MSB[N] and SEQ_TIME_LSB[N] as allowed by the overwrite settings and status.
the SEQ_ON_LOG[N] register is compared to the expected sequence order value defined in register SEQ_EXP[N], and an interrupt is generated if different and if the relevant interrupt enable bit is set (IEN_SEQ_ON). Note that if overwrite settings and recording status do not allow writing new data to the logging registers, then the comparison cannot be performed and no interrupt will be generated.
After a timeout, tagging stops.
Clear the REC_ACTIVE bit.
If rails are up with the correct sequence, TPS389006/08-Q1,TPS389R0-Q1 is in ACTIVE state and starts normal
monitoring.
If any rail has a tag not matching the configured
value in SEQ_ON_EXP[N] register, NIRQ is asserted. The TPS389006/08-Q1,TPS389R0-Q1 continues normal monitoring.
If SLEEP is low, the TPS389006/08-Q1,TPS389R0-Q1 will not start recording the Sleep Entry
sequence, as sequence recording is started on ACT and
SLEEP transitions, or when initiated
through I2C command.