SLVSG89B April   2021  – January 2024 TPS3899-Q1

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Device Nomenclature
  6. Pin Configuration and Functions
  7. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Timing Requirements
    7. 6.7 Timing Diagrams
    8. 6.8 Typical Characteristics
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 VDD Hysteresis
      2. 7.3.2 User-Programmable Sense and Reset Time Delay
      3. 7.3.3 RESET/RESET Output
      4. 7.3.4 SENSE Input
        1. 7.3.4.1 Immunity to SENSE Pin Voltage Transients
    4. 7.4 Device Functional Modes
      1. 7.4.1 Normal Operation (VDD > VDD(min))
      2. 7.4.2 Above Power-On-Reset But Less Than VDD(min) (VPOR < VDD < VDD(min))
      3. 7.4.3 Below Power-On-Reset (VDD < VPOR)
  9. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design 1: Dual Rail Monitoring with Power-Up Sequencing
        1. 8.2.1.1 Design Requirements
        2. 8.2.1.2 Detailed Design Procedure
    3. 8.3 Application Curves
    4. 8.4 Power Supply Recommendations
    5. 8.5 Layout
      1. 8.5.1 Layout Guidelines
      2. 8.5.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Device Support
      1. 9.1.1 Device Nomenclature
    2. 9.2 Receiving Notification of Documentation Updates
    3. 9.3 Support Resources
    4. 9.4 Trademarks
    5. 9.5 Electrostatic Discharge Caution
    6. 9.6 Glossary
  11. 10Revision History
  12. 11Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

User-Programmable Sense and Reset Time Delay

The sense delay corresponds to the configuration of CTS and the reset delay corresponds to the configuration of CTR. The sense and reset time delay can be set to a minimum value of 50µs and 80µs by leaving the CTS and CTR pins floating respectively, or a maximum value of approximately 6.2 seconds by connecting 10µF delay capacitor.

The relationship between external capacitor (CCT_EXT) in Farads at CTS or CTR pins and the time delay in seconds is given by Equation 1.

Equation 1. tD-SENSE (typ) or tD (typ) = -ln (0.27) x RCT (typ) x CCT_EXT + tD (CTS or CTR = OPEN)

Equation 1 is simplified to Equation 2 and Equation 3 by plugging RCT (typ) and tD (CTS or CTR = OPEN) given in
Section 6.5 and Section 6.6 section:

Equation 2. tD-SENSE = 654666 x CCTS_EXT + 50µs
Equation 3. tD = 654666 x CCTR_EXT + 80µs

Equation 4 and Equation 5 solves for both external capacitor values (CCTS_EXT) and (CCTR_EXT) in units of Farads where tD-SENSE and tD are in units of seconds:

Equation 4. CCTS_EXT = (tD-SENSE - 50µs) ÷ 654666
Equation 5. CCTR_EXT = (tD - 80 µs) ÷ 654666

The sense or reset delay varies according to three variables: the external capacitor (CCT_EXT), CTS and CTR pin internal resistance (RCT) provided in Section 6.5, and a constant. The minimum and maximum variance due to the constant is show in Equation 6 and Equation 7:

Equation 6. tD-SENSE (min) or tD (min) = -ln (0.29) x RCT (min) x CCT_EXT (min) + tD (no cap, min)
Equation 7. tD-SENSE (max) or tD (max) = -ln (0.25) x RCT (max) x CCT_EXT (max) + tD (no cap, max)

The recommended maximum sense and reset delay capacitors for the TPS3899-Q1 is limited to 10µF as this makes sure there is enough time for either capacitors to fully discharge when a voltage fault occurs. When a voltage fault occurs, the previously charged up capacitor discharges and if the monitored voltage returns from the fault condition before either delay capacitors discharges completely, both delays will be shorter than expected. The capacitors will begin charging from a voltage above zero and resulting in shorter than expected time delays. Larger delay capacitors can be used so long as the capacitors have enough time to fully discharge during the duration of the voltage fault. To ensure the capacitors are fully discharged, the time period or duration of the voltage fault needs to be greater than 10% of the programmed reset time delay.

Figure 7-2 shows the charge and discharge behavior on CTS and CTR that defines the sense and reset delays respectively. When SENSE transitions below VIT-, the capacitor connected to CTS begins to charge. Once the CTS capacitor charges to an internal threshold shown as VTH_CTS, RESET transitions to active-low logic state and the CTS capacitor then begins to discharge immediately. When SENSE transitions above
VIT- + VHYS, the capacitor connected to CTR begins to charge. Once the CTR capacitor charges to the internal threshold VTH_CTR, RESET releases back to inactive logic high state and the CTR capacitor begins to discharge immediately. Please note that for active-high variants, RESET follows the inverse behavior of RESET.

GUID-4AB5751B-9A23-4038-BD81-465059C3D348-low.svgFigure 7-2 CTS and CTR Charge and Discharge Behavior Relative to SENSE and RESET

Figure 7-3 shows the charge and discharge behavior on CTS and CTR where the monitored voltage is VDD. Similar to Figure 7-2, Figure 7-3 illustrates a SENSE signal that is transitioning below VIT- before the CTR capacitor reaches to an internal threshold voltage VTH_CTR and t < tD. The result of the CTR capacitor not reaching the internal threshold voltage VTH_CTR is RESET will become deasserted. Once RESET is deasserted, charging beings for the CTS capacitor. When the CTS voltage reaches the internal threshold VTH_CTS, RESET will become asserted. This phenomenon is caused by the SENSE falling edge triggering the discharging of the CTR capacitor and producing a deassert signal on the RESET output.

GUID-72F8ADCA-5527-4A11-BEA9-BBB1876BFB31-low.svgFigure 7-3 CTS and CTR Charge and Discharge Behavior Relative to VDD, SENSE and RESET