SNVSCC2F November 2022 – July 2024 TPS389C03-Q1
PRODUCTION DATA
When the TPS389C03-Q1 is powered ON, BIST is optionally executed (depending on TEST_CFG.AT_POR register bit); I2C and fault reporting (through NIRQ) become active as soon as BIST is complete and configuration is loaded from OTP (assisted by ECC, supporting SEC-DED).
The details of the configuration load ECC and BIST results are reported are reported in TEST_INFO register.
Upon detection of the VDD rising edge past UVLO, the TPS389C03-Q1 starts the sequence timeout timer. The UV faults are masked until the sequence timeout has expired.
BIST completion can be detected through interrupt or register polling: