SLUSBO6C JANUARY 2014 – October 2018 TPS40425
PRODUCTION DATA.
Common/Shared | |||||||
High Byte | |||||||
r/wE | r/wE | r/wE | r/wE | r | r | r | r |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
COMM_EEPROM_USER_SPARE<3:0> | |||||||
UNUSED | DIS_API_CNT | CH2_EN_1P6HIZ | CH1_EN_1P6HIZ |
COMM_EEPROM_TLO_SPARE | |||||||
Low Byte | |||||||
r | r | r | r | r | r | r | r |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Bits | Field Name | Description |
---|---|---|
15 | UNUSED | Default: 0b |
14 | DIS_API_CNT | (Format: binary, access: read/write)
Default: 0b Disables 3-clock count for API valley active state API valley can be enabled in MFR_SPECIFIC_32 (API_OPTIONS). This bit, when high, API valley can be triggered and remain as long as it is needed. When the bit is low, API valley can be triggered and remain up to 3 clocks, then has to wait for another 3 clocks before it can be triggered again. |
13 | CH2_EN_1P6_HIZ | (Format: binary, access: read/write)
Default: 1b Force Hi-Z level of PWM2 drivers to 1.6 V PWM drivers actively drive the PWM pins to the Hi-Z voltage level for approximately 20 ns, then release PWM pins to allow them settle to the voltage level based on the resistor-divider network in power stage or power block. This bit, when high, forces the Hi-Z level of the PWM2 drivers to be 1.6 V. When low, the Hi-Z level is 2.5 V in non-smart-power mode and 1.6 V in smart-power mode.) |
12 | CH1_EN_1P6_HIZ | (Format: binary, access: read/write)
Default: 1b Force Hi-Z level of PWM1 drivers to 1.6 V PWM drivers actively drive the PWM pins to the Hi-Z voltage level for approximately 20 ns, then release PWM pins to allow them settle to the voltage level based on the resistor-divider network in power stage or power block. This bit, when high, forces the Hi-Z level of the PWM1 drivers to be 1.6 V. When low, the Hi-Z level is 2.5 V in non-smart-power mode and 1.6 V in smart-power mode.) |