SLUSBO6C JANUARY 2014 – October 2018 TPS40425
PRODUCTION DATA.
Figure 20 shows a typical schematic for a 2-phase application. Table 4, Table 5, and Table 6 summarize pin configurations for different applications
During the layout design, route the ISH bus, COMP bus, SYNC bus and PHSET bus as short traces to reduce parasitic inductance and capacitance.