8.2.1.4.1 Compensation Design
Figure 74 shows the compensation block diagram of the DCAP+ architecture.
- RSENSE: typical 5 mΩ which is gain from power stage
- KDCLL: DC load line which is adjustable from 0 mΩ to 3.125 mΩ
- KACLL: AC load line which is adjustable from 0.5 mΩ to 3.125 mΩ
- KDIV: not be adjustable. Changing DCLL, this parameter changes automatically
- τINT: Integrator time constant which is adjustable from 01 µs to 08 µs (scale = 1 µs) and from 10 µs to 40 µs (scale = 5 µs)
- KINT: Integrator time gain which can be adjustable from 0.5×, 0.66×, 1×, 2×
- KAC: AC gain which is adjustable from 0.5×, 1×, 1.5×, 2×
For this design, Table 79 lists the default values that are preset into the PMBus GUI.
Table 79. PMBus GUI Default Values
|
VOUTA |
VOUTB |
AC_gain |
2× |
AC_LL |
0.5 mΩ |
INT_Time |
01 µs |
10 µs |
INTGAIN |
2× |