SLVSBK0D October 2012 – March 2017 TPS54340
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
ENABLE AND UVLO (EN TERMINAL) | |||||||
Enable to COMP active | VIN = 12 V , TA = 25°C | 540 | µs | ||||
INTERNAL SOFT-START TIME | |||||||
Soft-Start Time | fSW = 500 kHz, 10% to 90% | 2.1 | ms | ||||
Soft-Start Time | fSW = 2.5 MHz, 10% to 90% | 0.42 | ms | ||||
HIGH-SIDE MOSFET | |||||||
Minimum controllable on time | VIN = 12 V, TA = 25°C | 135 | ns | ||||
CURRENT LIMIT | |||||||
Current limit threshold delay | 60 | ns | |||||
TIMING RESISTOR AND EXTERNAL CLOCK (RT/CLK TERMINAL) | |||||||
Minimum CLK input pulse width | 15 | ns | |||||
RT/CLK falling edge to SW rising edge delay | Measured at 500 kHz with RT resistor in series | 55 | ns | ||||
PLL lock in time | Measured at 500 kHz | 78 | μs |