SLVSHH4 July 2024 TPS546E25
ADVANCE INFORMATION
CMD Address | D2h |
Write Transaction: | Write Word |
Read Transaction: | Read Word |
Format: | Unsigned Binary (2 bytes) |
NVM Back-up: | EEPROM |
Updates: | On-the-fly. (15h) STORE_USER_ALL then VCC reset required for device to respond to a new PMBus address. |
This command contains bits for setting the PMBus address for the device and other configuration settings for the PMB_ADDR pin.
Return to Supported PMBus Commands.
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
R | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
Reserved | COMMON_ADDR | ||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
R | R | R | R/W | R | R | R | R/W |
Reserved | UNIQUE_ADDR |
LEGEND: R/W = Read/Write; R = Read only |
Bit | Field | Access | Reset | Description |
---|---|---|---|---|
15 | Reserved | R | 0b | Not used and always set to 0. |
14:8 | COMMON_ADDR | R/W | NVM | The primary PMBus address of the part. After power-up restore, the value readback from this field shall be the address the device responds to. Refer to PMB_ADDR for details on how pinstrapping affects this field. |
7 | Reserved | R | 0b | Not used and always set to 0. |
6:0 | UNIQUE_ADDR | R/W | NVM | The secondary (UNIQUE) PMBus address of the part. Primary devices do not support a unique address, and the field is set to the same value as the COMMON_ADDR. |