SLVSDQ7B October 2016 – July 2021 TPS57114C-Q1
PRODUCTION DATA
DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT |
---|---|---|---|---|---|
SUPPLY VOLTAGE (VIN PIN) | |||||
Internal undervoltage-lockout threshold | VIN UVLO start | 2.28 | 2.5 | V | |
VIN UVLO stop | 2.45 | 2.6 | V | ||
Shutdown supply current | V(EN) = 0 V, 25°C, 2.95 V ≤ V(VIN) ≤ 6 V | 5.5 | 15 | µA | |
Quiescent current – I(q) | V(VSENSE) = 0.9 V, V(VIN) = 5 V, 25°C, Rt = 400 kΩ | 515 | 750 | µA | |
ENABLE AND UVLO (EN PIN) | |||||
Enable threshold | Rising | 1.25 | V | ||
Falling | 1.18 | ||||
Input current | Enable threshold + 50 mV | –3.2 | µA | ||
Enable threshold – 50 mV | –1.65 | ||||
VOLTAGE REFERENCE (VSENSE PIN) | |||||
Voltage reference | 2.95 V ≤ V(VIN) ≤ 6 V, –40°C < TJ < 150°C | 0.792 | 0.8 | 0.808 | V |
MOSFET | |||||
High-side switch resistance | BOOT-PH = 5 V | 12 | 30 | mΩ | |
BOOT-PH = 2.95 V | 16 | 30 | |||
Low-side switch resistance | V(VIN) = 5 V | 13 | 30 | mΩ | |
V(VIN) = 2.95 V | 17 | 30 | |||
ERROR AMPLIFIER | |||||
Input current | 2 | nA | |||
Error-amplifier transconductance (gm) | –2 µA < I(COMP) < 2 µA, V(COMP) = 1 V | 245 | µS | ||
Error-amplifier transconductance (gm) during slow start | –2 µA < I(COMP) < 2 µA,
V(COMP) = 1 V, V(VSENSE) = 0.4 V |
79 | µS | ||
Error-amplifier source and sink | V(COMP) = 1 V, 100-mV overdrive | ±20 | µA | ||
COMP to high-side FET current gm | 25 | S | |||
CURRENT LIMIT | |||||
Current-limit threshold | V(VIN) = 2.95 V, 25°C <TJ < 150°C | 5 | 6.4 | A | |
V(VIN) = 6 V, 25°C <TJ < 150°C | 4.4 | 5.56 | |||
THERMAL SHUTDOWN | |||||
Thermal shutdown | 168 | °C | |||
Hysteresis | 20 | °C | |||
TIMING RESISTOR AND EXTERNAL CLOCK (RT/CLK PIN) | |||||
Switching frequency range using RT mode | 200 | 2000 | kHz | ||
Switching frequency | Rt = 400 kΩ | 400 | 500 | 600 | kHz |
Switching frequency range using CLK mode | 300 | 2000 | kHz | ||
Minimum CLK pulse duration | 75 | ns | |||
RT/CLK voltage | Rt = 400 kΩ | 0.5 | V | ||
RT/CLK high threshold | 1.6 | 2.5 | V | ||
RT/CLK low threshold | 0.4 | 0.6 | V | ||
RT/CLK falling edge to PH rising edge delay | Measure at 500 kHz with RT resistor in series | 90 | ns | ||
PLL lock-in time | Measure at 500 kHz | 42 | µs | ||
PH (PH PIN) | |||||
Minimum on-time | Measured at 50% points on PH, IO = 4 A | 75 | ns | ||
Measured at 50% points on PH, V(VIN) = 6
V, IO = 0 A |
120 | ||||
Minimum off-time | Prior to skipping off pulses, BOOT-PH = 2.95 V, IO = 4 A | 60 | ns | ||
Rise time | V(VIN) = 6 V, IO = 4 A | 2.25 | V/ns | ||
Fall time | 2 | V/ns | |||
BOOT (BOOT PIN) | |||||
BOOT charge resistance | V(VIN) = 5 V | 16 | Ω | ||
BOOT-PH UVLO | V(VIN) = 2.95 V | 2.1 | V | ||
SLOW START AND TRACKING (SS/TR PIN) | |||||
Charge current | V(SS/TR) = 0.4 V | 2 | µA | ||
SS/TR to VSENSE matching | V(SS/TR) = 0.4 V | 54 | mV | ||
SS/TR to reference crossover | 98% of nominal reference voltage | 1.1 | V | ||
SS/TR discharge voltage (overload) | V(VSENSE) = 0 V | 60 | mV | ||
SS/TR discharge current (overload) | V(VSENSE) = 0 V, V(SS/TR) = 0.4 V | 350 | µA | ||
SS discharge current (UVLO, EN, thermal fault) | V(VIN) = 5 V, V(SS/TR) = 0.5 V | 1.9 | mA | ||
POWER-GOOD (PWRGD PIN) | |||||
VSENSE threshold | V(VSENSE) falling (fault) | 91 | % Vref | ||
V(VSENSE) rising (good) | 93 | % Vref | |||
V(VSENSE) rising (fault) | 109 | % Vref | |||
V(VSENSE) falling (good) | 107 | % Vref | |||
Hysteresis | V(VSENSE) falling | 2 | % Vref | ||
Output high leakage | V(VSENSE) = V(REF), V(PWRGD) = 5.5 V | 7 | nA | ||
On-resistance | 56 | 100 | Ω | ||
Output low | I(PWRGD) = 3 mA | 0.3 | V | ||
Minimum VIN for valid output | V(PWRGD) < 0.5 V at 100 µA | 0.65 | 1.5 | V |