AGND |
2 |
2 |
2 |
I |
Analog GND, connect to PGND and thermal pad |
BP |
1 |
1 |
1 |
I |
Input for bypass capacitor for internal reference. |
DEFDCDC2 |
17 |
17 |
17 |
I |
TPS65050 and TPS65051 devices: Feedback pin for converter 2. Connect DEFDCDC2 to the center of the external resistor divider. TPS65052 and TPS65056 devices: Select pin of converter 2 output voltage. High = 1.3 V, Low = 1 V TPS65054 device: Select pin of converter 2 output voltage. High = 1.05 V, Low = 1.3 V |
DEFLDO1 |
31 |
— |
31 |
I |
Digital input, used to set the default output voltage of LDO1 to LDO4; LSB |
DEFLDO2 |
6 |
— |
6 |
I |
Digital input, used to set the default output voltage of LDO1 to LDO4. |
DEFLDO3 |
9 |
— |
9 |
I |
Digital input, used to set the default output voltage of LDO1 to LDO4. |
DEFLDO4 |
13 |
— |
13 |
I |
Digital input, used to set the default output voltage of LDO1 to LDO4; MSB |
EN_DCDC1 |
25 |
25 |
25 |
I |
Enable Input for converter 1, active high |
EN_DCDC2 |
26 |
26 |
26 |
I |
Enable Input for converter 2, active high |
EN_LDO1 |
27 |
27 |
27 |
I |
Enable input for LDO1. Logic high enables the LDO, logic low disables the LDO. |
EN_LDO2 |
28 |
28 |
28 |
I |
Enable input for LDO2. Logic high enables the LDO, logic low disables the LDO. |
EN_LDO3 |
15 |
15 |
15 |
I |
Enable input for LDO3. Logic high enables the LDO, logic low disables the LDO. |
EN_LDO4 |
16 |
16 |
16 |
I |
Enable input for LDO4. Logic high enables the LDO, logic low disables the LDO. |
FB1 |
— |
31 |
— |
I |
Feedback input for the external voltage divider. |
FB2 |
— |
6 |
— |
I |
Feedback input for the external voltage divider. |
FB3 |
— |
9 |
— |
I |
Feedback input for the external voltage divider. |
FB4 |
— |
13 |
— |
I |
Feedback input for the external voltage divider. |
FB_DCDC1 |
24 |
24 |
24 |
I |
Input to adjust output voltage of converter 1 between 0.6 V and VI. Connect external resistor divider between VOUT1, this pin, and GND. |
GND |
8 |
— |
— |
— |
Connect to GND |
HYSTERESIS |
-- |
8 |
8 |
I |
Input for hysteresis on reset threshold |
L1 |
22 |
22 |
22 |
O |
Switch pin of converter 1. Connected to Inductor . |
L2 |
20 |
20 |
20 |
O |
Switch Pin of converter 2. Connected to Inductor. |
MODE |
32 |
32 |
32 |
I |
Select between Power Safe Mode and forced PWM Mode for DCDC1 and DCDC2. In Power Safe Mode, PFM is used at light loads, PWM for greater loads. If PIN is set to high level, forced PWM Mode is selected. If Pin has low level, then the device operates in Power Safe Mode. |
PB_IN |
7 |
— |
— |
I |
Input for the pushbutton ON-OFF function |
PB_OUT |
14 |
— |
— |
O |
Open-drain output. Active low after the supply voltage (VCC) exceeded the undervoltage lockout threshold. The pin can be toggled pulling PB_IN high. |
PGND1 |
23 |
23 |
23 |
I |
GND for converter 1 |
PGND2 |
19 |
19 |
19 |
I |
GND for converter 2 |
RESET |
— |
14 |
14 |
O |
Open-drain active low reset output, 100-ms reset delay time. |
THRESHOLD |
— |
7 |
7 |
I |
Reset input |
VCC |
3 |
3 |
3 |
I |
Power supply for digital and analog circuitry of DCDC1, DCDC2 and LDOs. This pin must be connected to the same voltage supply as VINDCDC1/2. |
VDCDC2 |
18 |
18 |
18 |
I |
Feedback voltage sense input, connect directly to the output of converter 2. |
VINDCDC1/2 |
21 |
21 |
21 |
I |
Input voltage for VDCDC1 and VDCDC2 step-down converter. This must be connected to the same voltage supply as VCC. |
VINLDO1 |
29 |
29 |
29 |
I |
Input voltage for LDO1 |
VINLDO2 |
4 |
4 |
4 |
I |
Input voltage for LDO2 |
VINLDO3/4 |
11 |
11 |
11 |
I |
Input voltage for LDO3 and LDO4 |
VLDO1 |
30 |
30 |
30 |
O |
Output voltage of LDO1 |
VLDO2 |
5 |
5 |
5 |
O |
Output voltage of LDO2 |
VLDO3 |
10 |
10 |
10 |
O |
Output voltage of LDO3 |
VLDO4 |
12 |
12 |
12 |
O |
Output voltage of LDO4 |
Thermal pad |
— |
— |
— |
— |
Connect to GND |