SLVSD86B december 2015 – may 2023 TPS65265
PRODUCTION DATA
The PGOOD pin is an open drain output and withstands voltage higher to 17 V. After feedback voltage of each buck is between 95% (rising) and 105% (falling) of the internal voltage reference and PG_DLY pin voltage overs 1.5 V, the PGOOD pin pull-down is deasserted and the pin floats. TI recommends to use a pullup resistor between the values of 10 kΩ and 100 kΩ to a voltage source that is below 17 V.
The PGOOD pin is pulled low when any feedback voltage of buck is lower than 92.5% (falling), greater than 107.5% (rising) of the nominal internal reference voltage, or PG_DLY pin voltage is below 1.5V (typical). Also, the PGOOD is pulled low, if the input voltage is under-voltage locked up, thermal shutdown is asserted, the EN pin is pulled low or the converter is in soft-start period.
Different combinations of PGOOD, PG_DLY can implement different functions.