SLVSCL3E June 2014 – May 2019 TPS65283 , TPS65283-1
PRODUCTION DATA.
The user can implement an internal phase locked loop (PLL) to allow synchronization between 200 kHz to 2 MHz, and to easily switch from resistor mode to synchronization mode. To implement the synchronization feature, connect a square wave clock signal to the ROSC pin with a duty cycle between 20% and 80%. The clock signal amplitude must transition lower than 0.4 V and higher than 2 V. The start of the switching cycle is synchronized to the falling edge of ROSC pin.
In applications where both resistor mode and synchronization mode are needed, configure the device as shown in Figure 26. Before the external clock is present, the device works in resistor mode and the switching frequency is set by ROSC resistor. When the external clock is present, the synchronization mode overrides the resistor mode.