SLDS222C October 2019 – October 2023 TPS65313-Q1
PRODUCTION DATA
Checks on the current limit comparators of the switched-mode regulators and the VREG U and OV comparators are done during a power-up event before the switched-mode regulators are enabled. When the regulators are enabled, the ABIST on these comparators cannot be activated. The power-up ABIST run time is 150 µs (typical).
If checks on the BUCK1 current-limit comparators or VREG UV and OV comparators fail, the state controller in the digital core samples the latched status bits in the OFF_STATE_L status register to select the next action.
If any of the checks for the BUCK1 current-limit comparator fail, and if the BUCKx_BOOST_VREG_FAIL bit and corresponding status bit are set, the device goes back to the OFF state. The restart from the OFF state is controlled by the AUTO_START_DIS configuration bit. If the AUTO_START_DIS bit is set to 0b, the device can restart immediately if the WAKE pin voltage is still above its VWAKE-ON threshold. If the AUTO_START_DIS bit is set to 1b, the device can restart only when the WAKE pin is toggled from low to high.
If either of the checks for the VREG UV or OV comparator fails, and if the BUCKx_BOOST_VREG_FAIL bit and corresponding status bit are set, the device goes back to the OFF state. The restart from the OFF state is controlled by the AUTO_START_DIS configuration bit. If the AUTO_START_DIS bit is set to 0b, the device can restart immediately, if the WAKE pin voltage is still above its VWAKE-ON threshold. If the AUTO_START_DIS bit is set to 1b, the device can restart only when the WAKE pin is toggled from low to high. The AUTO_START_DIS bit is set to 1b every time a valid VREG OV event is detected.
If any other current limit comparator check fails, the following occurs: