SLVSDC2C February 2016 – August 2021 TPS65981
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The TPS65981 Power Management block receives power and generates voltages to provide power to the TPS65981 internal circuitry. These generated power rails are LDO_3V3, LDO_1V8A, and LDO_1V8D. LDO_3V3 is also a low power output to load flash memory. VRSTZ_3V3 (formerly referred to as VOUT_3V3 on the TPS65982) is an internal reference voltage that is enabled when VIN_3V3 rises above the under-voltage threshold and application code is executing, causing RESETZ to be de-asserted. Figure 9-40 shows the power supply path.
The TPS65981 is powered from either VIN_3V3 or VBUS. The normal power supply input is VIN_3V3. In this mode, current flows from VIN_3V3 to LDO_3V3 to power the core 3.3-V circuitry and the 3.3-V I/Os. A second LDO steps the voltage down from LDO_3V3 to LDO_1V8D and LDO_1V8A to power the 1.8-V core digital circuitry and 1.8-V analog circuits. When VIN_3V3 power is unavailable and power is available on the VBUS, the TPS65981 will be powered from VBUS. In this mode, the voltage on VBUS is stepped down through an LDO to LDO_3V3. Switch S1 in Figure 9-40 is unidirectional and no current will flow from LDO_3V3 to VIN_3V3. When VIN_3V3 is unavailable, this is an indicator that there is a dead-battery or no-battery condition.