SLVSFN7 September 2020 TPS65982DMC
PRODUCTION DATA
For all LDO voltages, GPIO, Interface (I2C/SPI) and VIN_3V3 a single via connection to the pads on the TPS65982DMC is sufficient. For ADP_IN the current flowing into the device is less than 50mA but it is important to reduce the inductance in the trace. The ADP_IN capacitor is best placed close to the TPS65982DMC. The recommended via is a 16mil diameter / 8mil hole that is filled (epoxy fill or Cu fill) and tented on both sides of the PCB. The tenting will help reduce solder from wicking and lifting the BGA package. Figure 11-4 shows the recommended via size.
Table 11-1 shows the minimum trace widths. It is recommended to take into account any losses that may be present such as resistance from system supplies to input supply pins (VIN_3V3).
Signal | Minimum Width (mil) |
---|---|
LDO_3V3, LDO_1V8A, LDO_1V8D, LDO_BMC, VIN_3V3, VOUT_3V3, VDDIO, HV_GATE1, HV_GATE2 | 6 |
GPIO, I2C, SPI | 4 |
Component GND | 6 |