SBVS295A November 2019 – March 2020 TPS7A52
PRODUCTION DATA.
The TPS7A52EVM is used to develop the TPS7A5401RPS thermal model. The RPS package is a 2.2-mm × 2.5- mm, 12-pin VQFN with 25-μm plating on each via. The EVM is a 3-inch × 3-inch (7.62 mm × 7.62 mm) PCB comprised of four layers. Table 6 lists the layer stackup for the EVM. Figure 34 to Figure 38 illustrate the various layer details for the EVM.
LAYER | NAME | MATERIAL | THICKNESS (mil) |
---|---|---|---|
1 | Top overlay | — | — |
2 | Top solder | Solder resist | 0.4 |
3 | Top layer | Copper | 1.4 |
4 | Dielectric 1 | FR-4 high Tg | 18.5 |
5 | Mid layer 1 | Copper | 1.4 |
6 | Dielectric 2 | FR-4 high Tg | 18.6 |
7 | Mid layer 2 | Copper | 1.4 |
8 | Dielectric 3 | FR-4 high Tg | 18.5 |
9 | Bottom layer | Copper | 1.4 |
10 | Bottom solder | Solder resist | 0.4 |
Figure 39 shows the thermal gradient on the PCB that results when a 1-W power dissipation is used through the PassFET with a 25°C ambient temperature.
For additional information on the PCB, see the TPS7A52EVM user guide.