SBVS395
July 2022
TPS7A57
PRODUCTION DATA
1
Features
2
Applications
3
Description
4
Revision History
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Output Voltage Setting and Regulation
7.3.2
Low-Noise, Ultra-High Power-Supply Rejection Ratio (PSRR)
7.3.3
Programmable Soft-Start (NR/SS Pin)
7.3.4
Precision Enable and UVLO
7.3.5
Charge Pump Enable and BIAS Rail
7.3.6
Power-Good Pin (PG Pin)
7.3.7
Active Discharge
7.3.8
Thermal Shutdown Protection (TSD)
7.4
Device Functional Modes
7.4.1
Normal Operation
7.4.2
Dropout Operation
7.4.3
Disabled
7.4.4
Current-Limit Operation
8
Application and Implementation
8.1
Application Information
8.1.1
Precision Enable (External UVLO)
8.1.2
Undervoltage Lockout (UVLO) Operation
8.1.2.1
IN Pin UVLO
8.1.2.2
BIAS UVLO
8.1.2.3
Typical UVLO Operation
8.1.2.4
UVLO(IN) and UVLO(BIAS) Interaction
8.1.3
Dropout Voltage (VDO)
8.1.4
Input and Output Capacitor Requirements (CIN and COUT)
8.1.5
Recommended Capacitor Types
8.1.6
Soft-Start, Noise Reduction (NR/SS Pin), and Power-Good (PG Pin)
8.1.7
Optimizing Noise and PSRR
8.1.8
Adjustable Operation
8.1.9
Load Transient Response
8.1.10
Current Limit and Foldback Behavior
8.1.11
Charge Pump Operation
8.1.12
Sequencing
8.1.13
Power-Good Functionality
8.1.14
Output Impedance
8.1.15
Paralleling for Higher Output Current and Lower Noise
8.1.16
Current Mode Margining
8.1.17
Voltage Mode Margining
8.1.18
Power Dissipation (PD)
8.1.19
Estimating Junction Temperature
8.1.20
TPS7A57EVM-081 Thermal Analysis
8.2
Typical Application
8.2.1
Design Requirements
8.2.2
Detailed Design Procedure
8.2.3
Application Curves
8.3
Power Supply Recommendations
8.4
Layout
8.4.1
Layout Guidelines
8.4.2
Layout Example
9
Device and Documentation Support
9.1
Documentation Support
9.1.1
Related Documentation
9.2
Receiving Notification of Documentation Updates
9.3
Support Resources
9.4
Trademarks
9.5
Electrostatic Discharge Caution
9.6
Glossary
10
Mechanical, Packaging, and Orderable Information
10.1
Mechanical Data
Package Options
Mechanical Data (Package|Pins)
RTE|16
MPQF149D
Thermal pad, mechanical data (Package|Pins)
RTE|16
QFND525B
Orderable Information
sbvs395_oa
sbvs395_pm
1
Features
Input voltage range:
Without BIAS: 1.1 V to 6.0 V
With BIAS: 0.7 V to 6.0 V
Output voltage noise: 2.45 μV
RMS
1% (max) accuracy over line, load, and temperature
Low dropout: 75 mV at 5 A
Power-supply rejection ratio (5 A):
100 dB at 1 kHz
78 dB at 10 kHz
60 dB at 100 kHz
36 dB at 1 MHz
Superior load transient response:
±2 mV with a 100-mA to 5-A load step
Adjustable output voltage range: 0.5 V to 5.2 V
Adjustable soft-start inrush control
BIAS rail:
Internal charge pump or 3-V to 11-V external rail
Internal charge pump can be disabled
Open-drain, power-good (PG) output
Package: 3-mm × 3-mm, 16-pin WQFN
EVM R
θJA
: 21.9°C/W