SBVS395 July 2022 TPS7A57
PRODUCTION DATA
The device architecture features a highly accurate, high-precision, low-noise current reference followed by a state-of-the-art, complementary metal oxide semiconductor (CMOS) error amplifier (6 nV/√Hz at 10-kHz noise for VOUT ≥ 0.5 V). Unlike previous-generation LDOs, the unity-gain configuration of this device ensures low noise over the entire output voltage range. Additional noise reduction and higher output current can be achieved by placing multiple TPS7A57 LDOs in parallel, see the Section 8.1.15 section.