SLVSEK5A August 2018 – October 2018 TPS7B70-Q1
PRODUCTION DATA.
PIN | I/O | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
DELAY | 8 | O | Power-good delay adjustment pin. Connect this pin through a capacitor to ground to adjust the power-good delay time. |
EN | 2 | I | Device enable pin. Pull this pin down to low-level voltage to disable the device. Pull this pin up to high-level voltage to enable the device. |
GND | 3, 4, 5, 6, 7, 9, 10, 12, 13 | — | Ground reference |
IN | 1 | I | Device input power supply pin |
OUT | 16 | O | Device 3.3-V or 5-V regulated output-voltage pin |
PG | 14 | O | Power-good pin. Open-drain output pin. Pull this pin up to VOUT or to a reference through a resistor. When the output voltage is not ready, this pin is pulled down to ground. |
PGADJ | 15 | O | Power-good threshold-adjustment pin. Connect a resistor divider between the PGADJ and OUT pins to set the power-good threshold. Connect this pin to ground to set the threshold to 91.6% of output voltage VOUT. |
VINT | 11 | I | Internal voltage rail. Tie this pin above 2 V for lowest IGND. |
PowerPAD | — | — | Solder thermal pad to board to improve the thermal performance. |