SLVSCE8C January 2015 – September 2018 TPS7B7701-Q1 , TPS7B7702-Q1
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
The device integrates a reverse-connected PMOS to block the reverse current during reverse polarity at the input and output short-to-battery condition. A special ESD structure at the input is specified to withstand –40 V.