SNVSBL0A November 2020 – December 2021 TPS7H4010-SEP
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The TPS7H4010-SEP switching action can synchronize to an external clock from 350 kHz to 2.2 MHz. TI recommends connecting the external clock to the SYNC/MODE pin with an appropriate termination resistor. Ground the SYNC/MODE pin if not used.
Recommendations for the external clock include a high level no lower than 2 V, low level no higher than 0.4 V, duty cycle between 10% and 90%, and both positive and negative pulse width no shorter than 80 ns. When the external clock fails at logic high or low, the TPS7H4010-SEP switches at the frequency programmed by the RT resistor after a time-out period. TI recommends connecting a resistor to the RT pin such that the internal oscillator frequency is the same as the external clock frequency. This allows the regulator to continue operating at approximately the same switching frequency if the external clock fails with the same control loop behavior.
The SYNC/MODE pin is also used as an operation mode control input.
SYNC/MODE INPUT | SWITCHING FREQUENCY | OPERATING MODE | LIGHT LOAD BEHAVIOR |
---|---|---|---|
Logic low | Set by RT resistor | Auto mode |
|
Logic high | Set by RT resistor | FPWM mode |
|
External clock | Set by external clock |