SLVSAD1B June 2010 – January 2016 TPS80010
PRODUCTION DATA.
MIN | MAX | UNIT | |||
---|---|---|---|---|---|
VI | Input voltage (all pins) | –0.3 | 3.6 | V | |
VO | Output voltage (all pins) | –0.3 | 3.6 | V | |
TJ | Junction temperature | –40 | 125 | °C | |
Tstg | Storage temperature | –65 | 150 | °C |
MAX | UNIT | |||
---|---|---|---|---|
V(ESD) | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins(1) | ±2000 | V |
Charged device model (CDM), per JEDEC specification JESD22-C101, all pins(2) | ±500 | V |
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
VBAT | Input voltage, VIN BOOST, VIN_BUCK, PP_BAT pins | 1.95 | 3.6 | V | |
VIO (IN_VIO) | Digital I/O operating voltage | 1.8 | VBAT | V | |
TA | Ambient temperature | 0 | 25 | 85 | °C |
THERMAL METRIC(1) | TPS80010 | UNIT | |
---|---|---|---|
RSM (VQFN) | |||
32 PINS | |||
RθJA | Junction-to-ambient thermal resistance | 37.4 | °C/W |
RθJC(top) | Junction-to-case (top) thermal resistance | 31.8 | °C/W |
RθJB | Junction-to-board thermal resistance | 8.2 | °C/W |
ψJT | Junction-to-top characterization parameter | 0.4 | °C/W |
ψJB | Junction-to-board characterization parameter | 8.2 | °C/W |
RθJC(bot) | Junction-to-case (bottom) thermal resistance | 2.5 | °C/W |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
SUPPLY CURRENT | |||||||
IQ | Quiescent current | VBAT = 3 V, all modules enabled | 51 | μA | |||
IOFF | Off current | VBAT = 3 V | 1 | μA | |||
DIGITAL I/O | |||||||
RPULLDOWN | Internal pulldown resistor | EN_BOOST, EN_LDO, EN_SW1, EN_BAT_CHECK, EN_BAT_FALSELOAD | 157 | 275 | 383 | kΩ | |
VIH | Input logic-high voltage | EN_BOOST, EN_LDO, EN_SW1, EN_BAT_CHECK, EN_BAT_FALSELOAD | 0.7 × VIO | V | |||
EN_BUCK, BUCK_MODE | 0.7 × VBAT | ||||||
VIL | Input logic-low voltage | EN_BOOST, EN_LDO, EN_SW1, EN_BAT_CHECK, EN_BAT_FALSELOAD | 0.3 × VIO | V | |||
EN_BUCK, BUCK_MODE | 0.7 × VBAT | ||||||
VOH | Output logic-high voltage | PG | VIO – 0.2 | V | |||
VOL | Output logic-low voltage | PG | 0.2 | V | |||
IL_DIG | Logic-output load current | 1 | mA | ||||
BUCK CONVERTER | |||||||
VIN | Input voltage at VIN_BUCK | 1.95 | 3.6 | V | |||
IO | Output current | 100 | mA | ||||
VFB | Feedback voltage (output accuracy) | PWM, IO = 0 mA to 100 mA, VIN ≥ 1.85 V to 3.6 V, VBUCK = 1.8 V |
–1.5% | 1.5% | |||
PFM | 1 | ||||||
VBUCK | Buck output voltage | 1.8 | V | ||||
ISW | Switch current limit | 0.56 | 0.7 | 0.84 | A | ||
IRUSH | Inrush current | VIN = 2 V | 150 | mA | |||
Line regulation | PWM, IO = 100 mA | 0.9% | |||||
PFM, IO = 100 mA | 0.9% | ||||||
Load regulation | PWM, VIN = 2.4 V, IO = 0 mA to 100 mA | –0.5% | |||||
PFM, VIN = 2.4 V, IO = 0 mA to 100 mA | 0.5% | ||||||
Efficiency | PFM , IO = 100 mA, VIN = 2.4 V, VBUCK = 1.8 V | 92% | |||||
PWM, IO = 100 mA, VIN = 2.4 V, VBUCK = 1.8 V | 90% | ||||||
IQ | Quiescent current | PFM, IO = 0 mA, no switching | 21 | μA | |||
PFM, IO = 0 mA, switching | 25 | ||||||
PWM, IO = 0 mA | 5 | mA | |||||
Shutdown current | 0.005 | 0.15 | μA | ||||
Leakage current into SW_BUCK | 0.01 | 1 | μA | ||||
RREC | Rectifier on-resistance | VGS = 3.6 V | 185 | 380 | mΩ | ||
RMAIN | Main SW on-resistance | VGS = 3.6 V | 240 | 480 | mΩ | ||
ΔVLN | Line transient output variation | PFM, IO = 50 mA, VIN = 2 V → 3.6 V, Δt = 25 µs | 10 | 20 | mV | ||
ΔVLD | Load transient output variation | PFM, VIN = 2.4 V, VBUCK = 1.8 V, IO = 1 mA → 100 mA, Δt = 1 µs |
30 | 40 | mV | ||
VRIP | Output ripple | PWM, IO = 100 mA, VIN = 2.4 V | 1 | 10 | mVpp | ||
PFM, IO = 10 mA, VIN = 3.6 V | 10 | 20 | |||||
fSW | Switching frequency | 2 | 2.25 | 2.5 | MHz | ||
UVLO | Undervoltage lockout threshold | 1.7 | V | ||||
CL | Load capacitance | 10 | μF | ||||
L | Inductor | 2.2 | μH | ||||
LOAD SWITCH | |||||||
RON | Switch on-resistance | VGS = 1.8 V | 80 | 120 | mΩ | ||
Maximum load current | 360 | mA | |||||
Turnon inrush current | 100 | mA | |||||
IOFF | Off-state current | Switch turned off, IO = 0 mA | 1 | μA | |||
POWER GOOD RESET | |||||||
VTHRESH | Power good threshold voltage | 1.68 | 1.7 | 1.72 | V | ||
VHYS | Power good hysteresis | 10 | 15 | mV | |||
BOOST CONVERTER | |||||||
VIN | Input voltage at VIN_BOOST | Boost mode | 1.8 | 3.1 | V | ||
VIN > VBOOST mode, VBOOST = VIN | 3.1 | 3.6 | |||||
VBOOST | Output voltage | TA = 0°C–50°C, VIN = 1.8 V to 3.1 V, IO = 0 mA to 50 mA |
3 | 3.1 | 3.2 | V | |
IO | Output current | VIN = 1.8 V to 3.6 V | 50 | mA | |||
ISW | Switch current limit | 200 | 350 | 475 | mA | ||
IRUSH | Inrush current | VIN = 2 V | 150 | mA | |||
RREC | Rectifier on-resistance | VBOOST = 3.1 V | 1 | Ω | |||
RMAIN | Main SW on-resistance | 1 | Ω | ||||
Line regulation | VIN = 2 V to 3 V, IO = 50 mA | 0.5% | |||||
Load regulation | VIN = 2 V, IO = 0–50 mA | 0.5% | |||||
Boost efficiency | VIN = 2.4 V, IO = 5 mA | 91% | |||||
fSW | Oscillator frequency | VIN = 2.4 V, IO = 50 mA | 91 | kHz | |||
625 | |||||||
IQ | Quiescent current | From VIN supply, IO = 0 mA, VIN = 1.8 V, VBOOST = 3.1 V |
1 | 2.5 | μA | ||
From VBOOST, IO = 0 mA, VIN = 1.8 V, VBOOST = 3.1 V |
4 | 6.5 | |||||
Shutdown current | 0.1 | 1 | |||||
Leakage current into SW_BOOST | 0.1 | 1 | |||||
VUVLO | VIN decreasing | 0.5 | 0.7 | V | |||
ΔVLN | Line transient output variation | IO = 10 mA, VIN = 1.8 V → VBOOST, ΔT = 25 µs | 10 | mV | |||
ΔVLD | Load transient output variation | VIN = 2.4 V, VBOOST = 3.1 V, IO = 1 mA → 50 mA, Δt = 1 µs |
5 | 10 | mV | ||
VRIP | Output ripple | VIN = 1.8 V, IO = 50 mA | 4 | 10 | mVpp | ||
IOFF | Off-mode current | 0.1 | 1 | μA | |||
CL | Load capacitance | 6 | 10 | 22 | μF | ||
L | Inductance | 10 | μH | ||||
POST REGULATION LDO | |||||||
VIN | Input voltage at IN_VM | 3.1 | 3.6 | V | |||
VLDO | Output voltage | 10 µA ≤ IO ≤ IOMAX | 2.91 | 3 | 3.09 | V | |
IO | Output current | Normal mode | 50 | mA | |||
ILIMIT | Current limit | VLDO > 1 V | 300 | 400 | 500 | mA | |
ISHORT | Short circuit current | Output shorted to ground | 30 | 60 | 150 | mA | |
VREG | Line regulation | dVLDO/dVIN at IO = Max | 0.2% | ||||
LREG | Load regulation | VLDO (IOMIN) – VLDO(IOMAX) | 40 | mV | |||
ΔVLN | Load transient response | IO = 20 mA/µs, VIN = 3.1 V | 50 | 100 | mV | ||
IQ | Quiescent current | IO = 0 mA | 16 | 17.6 | µA | ||
PSRR | Power-supply ripple rejection | f = 120 Hz to 1 kHz at IO = IOMAX/2, VIN = 3.1 V | 40 | dB | |||
VRIP_NORM | Output ripple | VBAT < 3.1 V, IO = 50 mA, VIN = VBOOST | 0.1 | 1 | mVpp | ||
VRIP_HIBAT | Output ripple | VBAT > 3.1 V, IO = 50 mA, VIN = VBOOST | 4 | 10 | mVpp | ||
Boost plus LDO efficiency | VBAT = 2.4 V, IO = 5 mA, VIN = VBOOST | 87% | |||||
VBAT = 2.4 V, IO = 50 mA, VIN = VBOOST | 88% | ||||||
CL | Load capacitance | Ceramic capacitor, ESR = 10 mΩ to 150 mΩ | 4.7 | 10 | 22 | µF | |
BATTERY LOAD MONITOR | |||||||
VOP | Operating voltage | 1.8 | 3.6 | V | |||
VIN | Input voltage at PP_BAT | 1.8 | 3.6 | V | |||
VOUT | Output voltage at BAT_CHECK | VIN | V | ||||
ILOAD | Load current | 10 | mA | ||||
RON | Switch on-resistance | VIN = 1.8 V to 3.6 V | 12 | 15 | Ω | ||
BATTERY LOAD SWITCH | |||||||
VOP | Operating voltage | 1.8 | 3.6 | V | |||
VIN | Input voltage at BAT_FALSELOAD | 3.6 | V | ||||
IIN | Input current | 240 | 360 | mA | |||
RON | Switch on-resistance | 500 | mΩ |
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
BUCK CONVERTER | |||||
tSTART | Start-up time | 10 | ms | ||
LOAD SWITCH | |||||
Output rise time; 10%–90% of final VO, CL = 100 µF | 2 | 4 | ms | ||
tON | Turnon time; CL = 100 µF | 6 | ms | ||
tOFF | Turnoff time; CL = 100 µF | 10 | ms | ||
POWER GOOD RESET | |||||
ΔtPG | Power good time-out delay | 100 | 150 | 200 | ms |
BOOST CONVERTER | |||||
tSTART | Start-up time; from enable, VBOOST = 10% → 90% | 0.25 | 10 | ms | |
POST REGULATION LDO | |||||
tON | Turn-on time; IO = 0 mA, VLDO = 90%, CL = 2.9 µF | 130 | 500 | µs | |
tOFF | Turn-off time; IO = 0 mA, VLDO < 0.5 V, CL = 2.9 µF | 3.9 | 5 | ms |