SLUSBZ6A April 2016 – August 2016 TPS92515 , TPS92515-Q1 , TPS92515HV , TPS92515HV-Q1
PRODUCTION DATA.
PIN | I/O | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
BOOT | 4 | I | Connect a ceramic capacitor between BOOT and SW and a diode from VCC to BOOT to power the high-side FET drive circuitry. |
COFF | 1 | I | Connect a resistor from VOUT, and a capacitor to GND to set the OFF-time. |
CSN | 7 | I | Current sense negative input. Connect current sense resistor from VIN to CSN for high-side current sense control. |
DRN | 6 | I | Internal FET drain. Connect to CSN node |
GND | 3 | G | Ground |
IADJ | 10 | I | Output current adjust. Connect to an external divider, reference or tie to VCC. |
PWM | 9 | I | PWM dimming input. Connect to PWM control signal. Output current is pulse-width modulated (PWM) dimmed from the maximum analog controlled level. Connect to VCC if not used. |
SW | 5 | O | Internal FET Source. Connect to output inductor |
VCC | 2 | O | 5-V Regulator Output. Use a decoupling capacitor from VCC to ground. See section on VCC capacitor selection. |
VIN | 8 | I | Connect to input voltage. VIN is also the current sense positive input. |
Thermal pad | — | Connect to ground |