SLVSG43A December 2023 – November 2024 TPSI3100-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 9-1 lists the design requirements of the TPSI310x-Q1 gate driver. The application requires driving external FETs. It includes circuitry for a two-level overcurrent protection that sends an alarm when the load current exceeds its threshold, and a fault when the load current exceeds its overcurrent threshold. Upon a fault, the driver is immediately disabled to protect the external FET and load. The TPSI3100-Q1 used in this example includes a 0.31V voltage reference.
DESIGN PARAMETERS | |
---|---|
Total gate capacitance | 120nC |
FET turn-off time upon fault detection | < 0.5µs |
Supply voltage (VDDP) | 5V ±5% |
Overcurrent fault | 8A ±10% |
Overcurrent alarm | 4A ±10% |
Shunt resistor tolerance | ±1% |