SLVSGK8 April 2022 TPSM63602
PRODUCTION DATA
Short RBOOT to CBOOT and connect VLDOIN to VOUT for the best efficiency.
Place a 1-µF capacitor between the VCC pin and PGND, located near to the device.
The right-half-plane zero of an IBB topology is at its lowest frequency at minimum input voltage. However, it does not appear at low frequency for a –5-V output and has minimal effect on the loop response for this application.
In an inverting buck-boost configuration, the input capacitor, CIN, and output capacitor, COUT, can form an AC capacitive divider during a fast VIN transient or hot-plugged event at the input. This event will result in a positive voltage spike at the output that can disturb the load. In this case, an optional Schottky diode can be installed between –VOUT and GND as shown in Figure 9-12 to clamp the output spike.