SLVSFS5A October 2021 – November 2021 TPSM63603
PRODUCTION DATA
Short RBOOT to CBOOT and connect VLDOIN to VOUT for best efficiency.
Place a 1-µF capacitor between the VCC pin and PGND, located near to the device.
The right-half-plane zero of an IBB topology is at its lowest frequency at minimum input voltage. However, it does not appear at low frequency for a –5 V output and thus has minimal effect on the loop response for this application.
In the inverting buck-boost configuration, the input capacitor CIN and output capacitor COUT can formed an AC capacitive divider during a fast VIN transient or hot-plugged event at the input. This event will resulted in a positive voltage spike at the output that may disturb the load. In this case, an optional Schottky diode may be installed between –VOUT and GND as shown in Figure 8-12 to clamp the output spike.