SLVSGS7D July 2023 – June 2024 TPSM8287A06 , TPSM8287A10 , TPSM8287A12 , TPSM8287A15
PRODUCTION DATA
I2C is a 2-wire serial interface developed by Philips Semiconductor, now NXP Semiconductors (see I2C-Bus Specification and User Manual, Revision 6, 4 April 2014). The bus consists of a data line (SDA) and a clock line (SCL) with pullup structures. When the bus is idle, both SDA and SCL lines are pulled high. All I2C-compatible devices connect to the I2C bus through open drain I/O pins, SDA and SCL. A controller, usually a microcontroller or a digital signal processor, controls the bus. The controller is responsible for generating the SCL signal and device addresses. The controller also generates specific conditions that indicate the START and STOP of data transfer. A target receives and transmits data on the bus under control of the controller.
The TPSM8287Axx device operates as a target and supports the following data transfer modes, as defined in the I2C-Bus Specification: standard mode (100 kbps), fast mode (400 kbps), and fast mode plus (1 Mbps). The interface adds flexibility to the power supply design, enabling most functions to be programmed to new values depending on the instantaneous application requirements. Register contents remain intact as long as the input voltage remains above VPOR-.
The data transfer protocol for standard and fast modes is exactly the same, therefore they are referred to as F/S-mode in this document. The device supports 7-bit addressing; general call addresses are not supported.
The state of the VSETx pins during power-up defines the I2C target address of the device (see Table 7-2).
TI recommends that the I2C controller initiates a STOP condition on the I2C bus after the initial power up of the SDA and SCL pullup voltages to make sure a reset of the I2C engine.