SLVSGS7D July 2023 – June 2024 TPSM8287A06 , TPSM8287A10 , TPSM8287A12 , TPSM8287A15
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |
---|---|---|---|---|---|
fSCL | SCL clock frequency | Standard mode | 100 | kHz | |
Fast mode | 400 | ||||
Fast mode plus | 1000 | ||||
tHD; tSTA | Hold time (repeated) START condition | Standard mode | 4 | µs | |
Fast mode | 0.6 | ||||
Fast mode plus | 0.26 | ||||
tLOW | LOW period of the SCL clock | Standard mode | 4.7 | µs | |
Fast mode | 1.3 | ||||
Fast mode plus | 0.5 | ||||
tHIGH | HIGH period of the SCL clock | Standard mode | 4 | µs | |
Fast mode | 0.6 | ||||
Fast mode plus | 0.26 | ||||
tSU; tSTA | Setup time for a repeated START condition | Standard mode | 4.7 | µs | |
Fast mode | 0.6 | ||||
Fast mode plus | 0.26 | ||||
tHD; tDAT | Data hold time | Standard mode | 0 | 3.45 | µs |
Fast mode | 0 | 0.9 | |||
Fast mode plus | 0 | ||||
tSU; tDAT | Data setup time | Standard mode | 250 | ns | |
Fast mode | 100 | ||||
Fast mode plus | 50 | ||||
tr | Rise time of both SDA and SCL signals | Standard mode | 1000 | ns | |
Fast mode | 20 | 300 | |||
Fast mode plus | 120 | ||||
tf | Fall time of both SDA and SCL signals | Standard mode | 300 | ns | |
Fast mode | 20×VDD/5.5 V (1) | 300 | |||
Fast mode plus | 20×VDD/5.5 V (1) | 120 | |||
tSU; tSTO | Setup time for STOP condition | Standard mode | 4 | µs | |
Fast mode | 0.6 | ||||
Fast mode plus | 0.26 | ||||
tBUF | Bus free time between a STOP and START condition | Standard mode | 4.7 | µs | |
Fast mode | 1.3 | ||||
Fast mode plus | 0.5 | ||||
Cb | Capacitive load for each bus line | Standard mode | 400 | pF | |
Fast mode | 400 | ||||
Fast mode plus | 550 |