SLVSGS7D July 2023 – June 2024 TPSM8287A06 , TPSM8287A10 , TPSM8287A12 , TPSM8287A15
PRODUCTION DATA
The TPSM8287Axx devices feature a butterfly or parallel layout with two pairs of VIN and GND pins on opposite sides of the package.
The duty cycle of the converter is given by:
The value of input capacitance needed to meet any system-level input voltage ripple requirement is given by Equation 42. For this example, the lowest input voltage and highest load current are used to generate a worst case input voltage ripple of 100 mV.
The value of CIN calculated with Equation 42 is the effective capacitance after all derating, tolerance, and aging effects have been considered. In this parallel configuration it is important to distribute the calculated input capacitance equally accross all phases.