SNLS696C April 2021 – July 2024 TSER953
PRODUCTION DATA
During high-speed data transmission, the digital D-PHY will enable termination signal to allow proper termination of the HS RX of the Analog D-PHY, and the LP RX should stay at LP-00 state. Both CSI-2 data lane and clock lane operate in the same manner. The TSER953 supports both CSI-2 continuous and non-continuous clock lane modes which must be set using register 0x02[6] and should follow the image sensor clock mode. In the continuous clock lane mode, the clock lane remains in high-speed mode.