SNLS696C April 2021 – July 2024 TSER953
PRODUCTION DATA
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
Supply voltage | VDD (VDDD, VDDDRV, VDDPLL) | 1.71 | 1.8 | 1.89 | V |
Open-drain voltage | I2C_SDA, I2C_SCL = V(I2C) | 1.71 | 3.6 | V | |
Operating free-air temperature (TA) | –20 | 25 | 85 | °C | |
Temperature ramp down final temperature (Ts = starting temperature)(3) |
10°C < Ts ≤ 85°C |
-10 | °C | ||
Temperature ramp down final temperature (Ts = starting temperature)(3) | Ts ≤ 10°C | Ts-20 | °C | ||
Mipi data rate (per CSI-2 lane) | 80 | 832 | Mbps | ||
Reference clock input frequency | 25 | 104 | MHz | ||
Local I2C frequency (fI2C) | 1 | MHz | |||
Supply noise(4) | VDD (VDDD, VDDDRV, VDDPLL) | 25 | mVp-p | ||
Differential supply noise between DOUT+ and DOUT- (PSR) | f = 10kHz - 50MHz (coax mode only) | 25 | mVp-p | ||
f = 30Hz, 10-90% Rise/Fall
Time > 100µs (coax mode only) | 25 | mVp-p | |||
Input clock jitter for non-synchronous mode (tJIT) | CLKIN | 0.05 | UI_CLK_IN(2) | ||
Back channel input jitter (tJIT-BC) | DOUT+, DOUT- | 0.4 | UI_BC(1) |